欢迎访问ic37.com |
会员登录 免费注册
发布采购

IBM25EMPPC750LCBE4000 参数 Datasheet PDF下载

IBM25EMPPC750LCBE4000图片预览
型号: IBM25EMPPC750LCBE4000
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microprocessor, 32-Bit, 400MHz, CMOS, CBGA360, 25 X 25 MM, 1.27 MM PITCH, CERAMIC, BGA-360]
分类和应用: 时钟外围集成电路
文件页数/大小: 50 页 / 600 K
品牌: IBM [ IBM ]
 浏览型号IBM25EMPPC750LCBE4000的Datasheet PDF文件第11页浏览型号IBM25EMPPC750LCBE4000的Datasheet PDF文件第12页浏览型号IBM25EMPPC750LCBE4000的Datasheet PDF文件第13页浏览型号IBM25EMPPC750LCBE4000的Datasheet PDF文件第14页浏览型号IBM25EMPPC750LCBE4000的Datasheet PDF文件第16页浏览型号IBM25EMPPC750LCBE4000的Datasheet PDF文件第17页浏览型号IBM25EMPPC750LCBE4000的Datasheet PDF文件第18页浏览型号IBM25EMPPC750LCBE4000的Datasheet PDF文件第19页  
PowerPC 740 and PowerPC 750 Embedded Microprocessor  
IBM CMOS 0.20 um Copper Technology EMPPC740L and EMPPC750L  
AC Electrical Characteristics  
This section provides the AC electrical characteristics for the 750. After fabrication, parts are sorted by maxi-  
mum processor core frequency as shown in the Section “Clock AC Specifications,” on page 11, and tested for  
conformance to the AC specifications for that frequency. The processor core frequency is determined by the  
bus (SYSCLK) frequency and the settings of the PLL_CFG(0-3) signals. Parts are sold by maximum proces-  
sor core frequency; see Section “Ordering Information,” on page 45.  
Clock AC Specifications  
The following table provides the clock AC timing specifications as defined in Figure 2.  
Clock AC Timing Specifications  
See Table “Recommended Operating Conditions,” on page 7, for operating conditions.  
Num  
Characteristic  
300MHz  
333MHz  
366MHz  
400MHz  
466MHz  
Unit  
Notes  
Min  
Processor frequency 250  
Max  
300  
100  
40  
Min  
Max  
333  
100  
40  
Min  
Max  
366  
100  
40  
Min  
Max  
400  
100  
32  
Min  
Max  
466  
100  
32  
250  
25  
10  
250  
25  
12  
250  
31  
10  
250  
31  
10  
MHz  
MHz  
ns  
SYSCLK frequency  
SYSCLK cycle time  
25  
10  
1
1
2,3  
SYSCLK rise and fall  
time  
2.0  
2.0  
2.0  
2.0  
2.0  
ns  
2,3  
3
4
SYSCLK duty cycle  
measured at 1.4 V  
40  
60  
40  
60  
40  
60  
40  
60  
40  
60  
%
SYSCLK jitter  
±150  
±150  
±150  
±150  
±150  
ps  
4,3  
5
Internal PLL relock  
time  
100  
100  
100  
100  
100  
µs  
Note:  
1. Caution: The SYSCLK frequency and the PLL_CFG[0-3] settings must be chosen such that the resulting SYSCLK (bus) frequency, and CPU (core) fre-  
quency do not exceed their respective maximum or minimum operating frequencies. Refer to the PLL_CFG[0-3] signal description in Section “PLL Con-  
figuration,” on page 35 for valid PLL_CFG[0-3] settings.  
2. Rise and fall times for the SYSCLK input are measured from 0.4 to 2.4V.  
3. Timing is guaranteed by design and characterization, and is not tested.  
4. The total input jitter (short term and long term combined) must be under ±150ps.  
5. Relock timing is guaranteed by design and characterization, and is not tested. PLL-relock time is the maximum amount of time required for PLL lock  
after a stable VDD and SYSCLK are reached during the power-on reset sequence. This specification also applies when the PLL has been disabled and  
subsequently re-enabled during sleep mode. Also note that HRESET must be held asserted for a minimum of 255 bus clocks after the PLL-relock time  
during the power-on reset sequence.  
Figure 2. SYSCLK Input Timing Diagram  
1
2
3
4
4
CVIH  
VM  
SYSCLK  
CVIL  
VM - Midpoint Voltage (1.4V)  
5/20/99  
Version 1.51  
PowerPC 740 and PowerPC 750 Datasheet  
Page 11  
 
 
 复制成功!