欢迎访问ic37.com |
会员登录 免费注册
发布采购

IBM0364164PT3B-10 参数 Datasheet PDF下载

IBM0364164PT3B-10图片预览
型号: IBM0364164PT3B-10
PDF下载: 下载PDF文件 查看货源
内容描述: [Synchronous DRAM, 4MX16, 9ns, CMOS, PDSO54, 0.400 INCH, PLASTIC, TSOP2-54]
分类和应用: 时钟动态存储器光电二极管内存集成电路
文件页数/大小: 72 页 / 1201 K
品牌: IBM [ IBM ]
 浏览型号IBM0364164PT3B-10的Datasheet PDF文件第1页浏览型号IBM0364164PT3B-10的Datasheet PDF文件第2页浏览型号IBM0364164PT3B-10的Datasheet PDF文件第3页浏览型号IBM0364164PT3B-10的Datasheet PDF文件第5页浏览型号IBM0364164PT3B-10的Datasheet PDF文件第6页浏览型号IBM0364164PT3B-10的Datasheet PDF文件第7页浏览型号IBM0364164PT3B-10的Datasheet PDF文件第8页浏览型号IBM0364164PT3B-10的Datasheet PDF文件第9页  
Discontinued (8/99 - last order; 12/99 - last ship)
IBM0364804 IBM0364164
IBM0364404 IBM03644B4
64Mb Synchronous DRAM - Die Revision B
Pin Description
CLK
CKE
CS (CS0, CS1)
RAS
CAS
WE
BS1, BS0 (A12, A13)
A0-A11
Clock Input
Clock Enable
Chip Select
Row Address Strobe
Column Address Strobe
Write Enable
Bank Select
Address Inputs
DQ0-DQ15
DQM, LDQM, UDQM
V
DD
V
SS
V
DDQ
V
SSQ
NC
Data Input/Output
Data Mask
Power (+3.3V)
Ground
Power for DQs (+3.3V)
Ground for DQs
No Connection
Input/Output Functional Description
Symbol
CLK
CKE
CS, CS0,
CS1
RAS, CAS
WE
BS1, BS0
(A12, A13)
Type
Input
Input
Polarity
Positive
Edge
Active High
Function
The system clock input. All of the SDRAM inputs are sampled on the rising edge of the clock.
Activates the CLK signal when high and deactivates the CLK signal when low. By deactivating
the clock, CKE low initiates the Power Down mode, Suspend mode, or the Self Refresh mode.
Input
CS (CS0, CS1 for stacked devices) enables the command decoder when low and disables the
Active Low command decoder when high. When the command decoder is disabled, new commands are
ignored but previous operations continue.
Active Low
When sampled at the positive rising edge of the clock, CAS, RAS, and WE define the operation
to be executed by the SDRAM.
Selects which bank is to be active.
During a Bank Activate command cycle, A0-A11 defines the row address (RA0-RA11) when
sampled at the rising clock edge.
During a Read or Write command cycle, A0-A9 defines the column address (CA0-CA9) when
sampled at the rising clock edge.
Input
Input
A0 - A11
Input
A10 is used to invoke auto-precharge operation at the end of the burst read or write cycle. If A10
is high, auto-precharge is selected and BS0, BS1 defines the bank to be precharged. If A10 is
low, autoprecharge is disabled.
During a Precharge command cycle, A10 is used in conjunction with BS0, BS1 to control which
bank(s) to precharge. If A10 is high, all banks will be precharged regardless of the state of BS. If
A10 is low, then BS0 and BS1 are used to define which bank to precharge.
DQ0-DQ15
Input-
Output
Data Input/Output pins operate in the same manner as on conventional DRAMs.
DQM
LDQM
UDQM
Input
The Data Input/Output mask places the DQ buffers in a high impedance state when sampled
high. In x16 products, LDQM and UDQM control the lower and upper byte I/O buffers, respec-
tively. In Read mode, DQM has a latency of two clock cycles and controls the output buffers like
Active High
an output enable. DQM low turns the output buffers on and DQM high turns them off. In Write
mode, DQM has a latency of zero and operates as a word mask by allowing input data to be
written if it is low but blocks the write operation if DQM is high.
Power and ground for the input buffers and the core logic.
Isolated power supply and ground for the output buffers to provide improved noise immunity.
V
DD
, V
SS
V
DDQ
, V
SSQ
Supply
Supply
©IBM Corporation. All rights reserved.
Use is further subject to the provisions at the end of this document.
19L3264.E35855A
1/28/99
Page 4 of 72