IBM0118165 IBM0118165M
IBM0118165B IBM0118165P
1M x 16 10/10 EDO DRAM
Block Diagram
I/O0
I/O15
Vss
Vcc
(5.0 Volt version)
(to OCDs)
16
16
Regulator
OE
V
(internal)
Data In Buffer
Data Out Buffer
DD
WE
&
16
16
UCAS
LCAS
CAS Clock
Generator
OR
Column Address
Buffer (10)
16
Column Decoder and I/O Gate
Sense Amplifiers
10
10
A0
A1
A2
A3
A4
A5
A6
A7
A8
A9
Refresh
1024 x 16
Controller
Refresh Counter
(10)
Memory Array
1024 x 1024 x 16
10
10
1024
Row Address
Buffer (10)
10
RAS Clock
Generator
RAS
©IBM Corporation, 1995. All rights reserved.
Use is further subject to the provisions at the end of this document.
28H4721
SA14-4223-01
Revised 12/95
Page 3 of 32