欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6473434F16 参数 Datasheet PDF下载

HD6473434F16图片预览
型号: HD6473434F16
PDF下载: 下载PDF文件 查看货源
内容描述: 12伏不能应用于S -掩模模型(单电源规格) ,因为这可能会永久损坏设备。 [12 V must not be applied to the S-mask model (single-power-supply specification), as this may permanently damage the device.]
分类和应用: 外围集成电路微控制器可编程只读存储器时钟
文件页数/大小: 752 页 / 2557 K
品牌: HITACHI [ HITACHI SEMICONDUCTOR ]
 浏览型号HD6473434F16的Datasheet PDF文件第313页浏览型号HD6473434F16的Datasheet PDF文件第314页浏览型号HD6473434F16的Datasheet PDF文件第315页浏览型号HD6473434F16的Datasheet PDF文件第316页浏览型号HD6473434F16的Datasheet PDF文件第318页浏览型号HD6473434F16的Datasheet PDF文件第319页浏览型号HD6473434F16的Datasheet PDF文件第320页浏览型号HD6473434F16的Datasheet PDF文件第321页  
Bit 0—Format Select (FS): Selects whether to use the addressing format or non-addressing  
format in slave mode. The addressing format is used to recognize slave addresses.  
Bit 0: FS  
Description  
0
1
Addressing format, slave addresses recognized  
Non-addressing format  
(Initial value)  
13.2.3 I2C Bus Mode Register (ICMR)  
Bit  
7
6
5
1
4
1
3
1
2
1
0
MLS  
0
WAIT  
0
BC2  
0
BC1  
0
BC0  
0
Initial value  
Read/Write  
R/W  
R/W  
R/W  
R/W  
R/W  
ICMR is an 8-bit readable/writable register that selects whether the MSB or LSB is transferred  
first, performs wait control, and selects the transfer bit count. ICMR is assigned to the same  
address as SAR. ICMR can be written and read only when the ICE bit is set to 1 in ICCR.  
ICMR is initialized to H'38 by a reset and in hardware standby mode.  
Bit 7—MSB-First/LSB-First Select (MLS): Selects whether data is transferred MSB-first or  
LSB-first.  
Bit 7: MLS  
Description  
MSB-first  
LSB-first  
0
1
(Initial value)  
Bit 6—Wait Insertion Bit (WAIT): Selects whether to insert a wait between the transfer of data  
and the acknowledge bit, in acknowledgement mode. When WAIT is set to 1, after the fall of the  
clock for the final data bit, a wait state begins (with SCL staying at the low level). When bit IRIC  
is cleared in ICSR, the wait ends and the acknowledge bit is transferred. If WAIT is cleared to 0,  
data and acknowledge bits are transferred consecutively with no wait inserted.  
Bit 6: WAIT  
Description  
0
1
Data and acknowledge transferred consecutively  
Wait inserted between data and acknowledge  
(Initial value)  
288  
 复制成功!