欢迎访问ic37.com |
会员登录 免费注册
发布采购

HSP3824VI 参数 Datasheet PDF下载

HSP3824VI图片预览
型号: HSP3824VI
PDF下载: 下载PDF文件 查看货源
内容描述: 直接序列扩频基带处理器 [Direct Sequence Spread Spectrum Baseband Processor]
分类和应用: 电信集成电路
文件页数/大小: 41 页 / 278 K
品牌: HARRIS [ HARRIS CORPORATION ]
 浏览型号HSP3824VI的Datasheet PDF文件第28页浏览型号HSP3824VI的Datasheet PDF文件第29页浏览型号HSP3824VI的Datasheet PDF文件第30页浏览型号HSP3824VI的Datasheet PDF文件第31页浏览型号HSP3824VI的Datasheet PDF文件第33页浏览型号HSP3824VI的Datasheet PDF文件第34页浏览型号HSP3824VI的Datasheet PDF文件第35页浏览型号HSP3824VI的Datasheet PDF文件第36页  
HSP3824  
CONFIGURATION REGISTER 14 ADDRESS (38h) TX SPREAD SEQUENCE (LOW)  
Bits 0 - 7  
This 8-bit register is programmed with the lower byte of the transmit spreading code. This code is used for the I and Q  
signalling paths of the transmitter. This register combined with the higher byte TX_SPREAD(HIGH) generates the  
transmit spreading code programmable up to 16 bits.  
The example below illustrates the bit positioning for one of the 11 bit Barker PN codes.  
Example:  
Transmit Spreading Code 11-Bit Barker Word Right Justified MSB First.  
MSB  
LSB  
TX_SPREAD(HIGH)  
TX_SPREAD(LOW)  
11-bit Barker code  
15 14 13 12 11 10 9 8  
7 6 5 4 3 2 1 0  
X
X
X
X
X
1 0 1 1 0 1 1 1 0 0 0  
CONFIGURATION REGISTER 15 ADDRESS (3Ch) SCRAMBLER SEED  
Bits 0 - 7  
Bits 0 - 7  
This register contains the 7-bit (seed) value for the transmit scrambler which is used to preset the transmit scrambler  
to a known starting state. The MSB bit position (7) is unused and must be programmed to a Logic 0. The example  
below illustrates the bit positioning of seed.  
CONFIGURATION REGISTER 16 ADDRESS (40h) SCRAMBLER TAP  
This register is used to configure the transmit scrambler with a 7-bit polynomial tap configuration. The transmit scram-  
bler is a 7-bit shift register, with 7 configurable taps. A logic 1 is the respective bit position enables that particular tap.  
The MSB bit 7 is not used and it is set to a Logic 0. The example below illustrates the register configuration for the  
-4  
-7  
polynomial F(x) = 1 + X +X . Each clock is a shift left  
LSB  
Bits (0:7)  
7 6 5 4 3 2 1 0  
-7 -6 -5 −4 -3 -2 -1  
XZ Z Z Z Z Z Z  
0 1 0 0 1 0 0 0  
-4  
-7  
Scrambler Taps  
F(x) = 1 + X +X  
CONFIGURATION REGISTER 17 ADDRESS (44h)CCA TIMER THRESHOLD  
Bits 0 - 7  
This 8-bit register is used to configure the period of the time-out threshold of the CCA watchdog timer. If the channel  
is busy the timer counts until it reaches the programmed value and at that point it declares that the channel is clear  
independent of the actual energy measured within the channel. This register is programmable up to 8 bits.  
N 5632  
Chip Rate  
--------------------------  
Time (ms) = 1000 •  
, where N is the programmable value of CR17.  
For example, for a chip rate of 11 MCPS and a desired timeout of ~11ms, N = 2ch.  
LSB  
Bits (0:7)  
7 6 5 4 3 2 1 0  
0 0 0 0 0 0 1 0  
1 1 1 1 1 1 1 1  
02h (Min)  
FFh (Max)  
CCA_TIMER_TH  
CONFIGURATION REGISTER 18 ADDRESS (48h) CCA CYCLE THRESHOLD  
Bits 0 - 7  
This 8-bit register is used to configure how many times the CCA timer is allowed to reach its maximum count before  
the channel is declared clear for transmission independent of the actual energy in the channel. This is an outer counter  
loop of the CCA timer. Each increment represents a time out of the CCA timer. Use a value of 03h for a time out of 2  
CCA timer counts.  
MSB  
LSB  
Bits (0:7)  
7 6 5 4 3 2 1 0  
0 0 0 0 0 0 1 0  
1 1 1 1 1 1 1 1  
2h; 1 CCA timer (Min)  
CCA_TIMER_TH  
FFh; 256 CCA timer (Max)  
32  
 复制成功!