欢迎访问ic37.com |
会员登录 免费注册
发布采购

GS8161Z36BT-200 参数 Datasheet PDF下载

GS8161Z36BT-200图片预览
型号: GS8161Z36BT-200
PDF下载: 下载PDF文件 查看货源
内容描述: 18MB流水线和流量通过同步NBT SRAM [18Mb Pipelined and Flow Through Synchronous NBT SRAM]
分类和应用: 存储内存集成电路静态存储器
文件页数/大小: 37 页 / 867 K
品牌: GSI [ GSI TECHNOLOGY ]
 浏览型号GS8161Z36BT-200的Datasheet PDF文件第23页浏览型号GS8161Z36BT-200的Datasheet PDF文件第24页浏览型号GS8161Z36BT-200的Datasheet PDF文件第25页浏览型号GS8161Z36BT-200的Datasheet PDF文件第26页浏览型号GS8161Z36BT-200的Datasheet PDF文件第28页浏览型号GS8161Z36BT-200的Datasheet PDF文件第29页浏览型号GS8161Z36BT-200的Datasheet PDF文件第30页浏览型号GS8161Z36BT-200的Datasheet PDF文件第31页  
Preliminary  
GS8161Z18B(T/D)/GS8161Z32B(D)/GS8161Z36B(T/D)  
JTAG TAP Block Diagram  
·
·
·
·
·
·
·
·
Boundary Scan Register  
·
·
·
0
Bypass Register  
2
1 0  
Instruction Register  
TDI  
TDO  
ID Code Register  
31 30 29  
2 1  
0
·
· · ·  
Control Signals  
Test Access Port (TAP) Controller  
TMS  
TCK  
Identification (ID) Register  
The ID Register is a 32-bit register that is loaded with a device and vendor specific 32-bit code when the controller is put in  
Capture-DR state with the IDCODE command loaded in the Instruction Register. The code is loaded from a 32-bit on-chip ROM.  
It describes various attributes of the RAM as indicated below. The register is then placed between the TDI and TDO pins when the  
controller is moved into Shift-DR state. Bit 0 in the register is the LSB and the first to reach TDO when shifting begins.  
ID Register Contents  
Die  
Revision  
Code  
GSI Technology  
JEDEC Vendor  
ID Code  
I/O  
Not Used  
Configuration  
Bit # 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1  
0
1
1
x36  
x18  
X
X
X
X
X
X
X
X
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
0
0
0
1
0
0
0
0
0
0
0 1 1 0 1 1 0 0 1  
0 1 1 0 1 1 0 0 1  
Rev: 1.00 9/2004  
27/37  
© 2004, GSI Technology  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.  
 复制成功!