欢迎访问ic37.com |
会员登录 免费注册
发布采购

GD25Q80CSIG 参数 Datasheet PDF下载

GD25Q80CSIG图片预览
型号: GD25Q80CSIG
PDF下载: 下载PDF文件 查看货源
内容描述: [3.3V Uniform Sector Dual and Quad Serial Flash]
分类和应用:
文件页数/大小: 56 页 / 1271 K
品牌: GILWAY [ GILWAY TECHNICAL LAMP ]
 浏览型号GD25Q80CSIG的Datasheet PDF文件第21页浏览型号GD25Q80CSIG的Datasheet PDF文件第22页浏览型号GD25Q80CSIG的Datasheet PDF文件第23页浏览型号GD25Q80CSIG的Datasheet PDF文件第24页浏览型号GD25Q80CSIG的Datasheet PDF文件第26页浏览型号GD25Q80CSIG的Datasheet PDF文件第27页浏览型号GD25Q80CSIG的Datasheet PDF文件第28页浏览型号GD25Q80CSIG的Datasheet PDF文件第29页  
3.3V Uniform Sector  
Dual and Quad Serial Flash  
GD25Q80C  
As soon as CS# is driven high, the self-timed Page Program cycle (whose duration is tPP) is initiated. While the Page  
Program cycle is in progress, the Status Register may be read to check the value of the Write in Progress (WIP) bit. The  
Write in Progress (WIP) bit is 1 during the self-timed Page Program cycle, and is 0 when it is completed. At some unspecified  
time before the cycle is completed, the Write Enable Latch (WEL) bit is reset.  
A Page Program (PP) command applied to a page which is protected by the Block Protect (BP4, BP3, BP2, BP1, and  
BP0) is not executed.  
Figure 16. Page Program Sequence Diagram  
CS#  
0
1
2
3
4
5
6
7
8
9 10  
28 29 30 31 32 33 34 35 36 37 38 39  
SCLK  
SI  
Command  
02H  
24-bit address  
23 22 21  
MSB  
Data Byte 1  
3
2
1
0
7
6
5
4
3
2
1
0
MSB  
CS#  
40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55  
SCLK  
Data Byte 2  
Data Byte 3  
Data Byte 256  
SI  
7
6
5
4
3
2
1
0
7
6
5
4
3
2
1
0
7
6
5
4
3
2
1
0
MSB  
MSB  
MSB  
7.15. Quad Page Program (32H)  
The Quad Page Program command is for programming the memory using four pins: IO0, IO1, IO2, and IO3. To use  
Quad Page Program the Quad enable in status register Bit9 must be set (QE=1). A Write Enable (WREN) command must  
previously have been executed to set the Write Enable Latch (WEL) bit before sending the Page Program command. The  
quad Page Program command is entered by driving CS# Low, followed by the command code (32H), three address bytes  
and at least one data byte on IO pins.  
The command sequence is shown in Figure17. If more than 256 bytes are sent to the device, previously latched data  
are discarded and the last 256 data bytes are guaranteed to be programmed correctly within the same page. If less than  
256 data bytes are sent to device, they are correctly programmed at the requested addresses without having any effects on  
the other bytes of the same page. CS# must be driven high after the eighth bit of the last data byte has been latched in;  
otherwise the Quad Page Program (PP) command is not executed.  
As soon as CS# is driven high, the self-timed Quad Page Program cycle (whose duration is tPP) is initiated. While the  
Quad Page Program cycle is in progress, the Status Register may be read to check the value of the Write In Progress (WIP)  
bit. The Write in Progress (WIP) bit is 1 during the self-timed Quad Page Program cycle, and is 0 when it is completed. At  
some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset.  
A Quad Page Program command applied to a page which is protected by the Block Protect (BP4, BP3, BP2, BP1,  
and BP0) is not executed.  
25  
 复制成功!