欢迎访问ic37.com |
会员登录 免费注册
发布采购

GS1531-CBE2 参数 Datasheet PDF下载

GS1531-CBE2图片预览
型号: GS1531-CBE2
PDF下载: 下载PDF文件 查看货源
内容描述: GS1531 HD- LINX -TM II多速率串行器 [GS1531 HD-LINX-TM II Multi-Rate Serializer]
分类和应用: 消费电路商用集成电路
文件页数/大小: 49 页 / 853 K
品牌: GENNUM [ GENNUM CORPORATION ]
 浏览型号GS1531-CBE2的Datasheet PDF文件第6页浏览型号GS1531-CBE2的Datasheet PDF文件第7页浏览型号GS1531-CBE2的Datasheet PDF文件第8页浏览型号GS1531-CBE2的Datasheet PDF文件第9页浏览型号GS1531-CBE2的Datasheet PDF文件第11页浏览型号GS1531-CBE2的Datasheet PDF文件第12页浏览型号GS1531-CBE2的Datasheet PDF文件第13页浏览型号GS1531-CBE2的Datasheet PDF文件第14页  
GS1531 Data Sheet  
Table 1-1: Pin Descriptions (Continued)  
Pin  
Name  
Timing  
Type  
Description  
Number  
G5  
SMPTE_BYPASS  
Non  
Input  
CONTROL SIGNAL INPUT  
Synchronous  
Signal levels are LVCMOS/LVTTL compatible.  
When set HIGH in conjunction with DVB_ASI = LOW, the device will be  
configured to operate in SMPTE mode. All I/O processing features may be  
enabled in this mode.  
When set LOW, the device will not support the scrambling or encoding of  
received SMPTE data. No I/O processing features will be available.  
G6  
RESET_TRST  
Non  
Input  
CONTROL SIGNAL INPUT  
Synchronous  
Signal levels are LVCMOS/LVTTL compatible.  
Used to reset the internal operating conditions to default settings and to  
reset the JTAG test sequence.  
Host Mode (JTAG/HOST = LOW)  
When asserted LOW, all functional blocks will be set to default conditions  
and all input and output signals become high impedance, including the  
serial digital outputs SDO and SDO.  
Must be set HIGH for normal device operation.  
JTAG Test Mode (JTAG/HOST = HIGH)  
When asserted LOW, all functional blocks will be set to default and the  
JTAG test sequence will be held in reset.  
When set HIGH, normal operation of the JTAG test sequence resumes.  
G8  
BLANK  
Synchronous  
with PCLK  
Input  
CONTROL SIGNAL INPUT  
Signal levels are LVCMOS/LVTTL compatible.  
Used to enable or disable input data blanking.  
When set LOW, the luma and chroma input data is set to the appropriate  
blanking levels. Horizontal and vertical ancillary spaces will also be set to  
blanking levels.  
When set HIGH, the luma and chroma input data pass through the device  
unaltered.  
H4  
CS_TMS  
Synchronous  
with  
Input  
CONTROL SIGNAL INPUT  
Signal levels are LVCMOS/LVTTL compatible.  
SCLK_TCK  
Chip Select / Test Mode Select  
Host Mode (JTAG/HOST = LOW)  
CS_TMS operates as the host interface chip select, CS, and is active  
LOW.  
JTAG Test Mode (JTAG/HOST = HIGH)  
CS_TMS operates as the JTAG test mode select, TMS, and is active  
HIGH.  
NOTE: If the host interface is not being used, tie this pin HIGH.  
H5  
SCLK_TCK  
Non  
Input  
CONTROL SIGNAL INPUT  
Synchronous  
Signal levels are LVCMOS/LVTTL compatible.  
Serial Data Clock / Test Clock.  
Host Mode (JTAG/HOST = LOW)  
SCLK_TCK operates as the host interface burst clock, SCLK. Command  
and data read/write words are clocked into the device synchronously with  
this clock.  
JTAG Test Mode (JTAG/HOST = HIGH)  
SCLK_TCK operates as the JTAG test clock, TCK.  
NOTE: If the host interface is not being used, tie this pin HIGH.  
30573 - 4 July 2005  
10 of 49