欢迎访问ic37.com |
会员登录 免费注册
发布采购

VNC2-32Q1B 参数 Datasheet PDF下载

VNC2-32Q1B图片预览
型号: VNC2-32Q1B
PDF下载: 下载PDF文件 查看货源
内容描述: 的Vinculum - II嵌入式双USB主机控制器IC [VINCULUM-II EMBEDDED DUAL USB HOST CONTROLLER IC]
分类和应用: 控制器
文件页数/大小: 90 页 / 1976 K
品牌: FTDI [ FUTURE TECHNOLOGY DEVICES INTERNATIONAL LTD. ]
 浏览型号VNC2-32Q1B的Datasheet PDF文件第60页浏览型号VNC2-32Q1B的Datasheet PDF文件第61页浏览型号VNC2-32Q1B的Datasheet PDF文件第62页浏览型号VNC2-32Q1B的Datasheet PDF文件第63页浏览型号VNC2-32Q1B的Datasheet PDF文件第65页浏览型号VNC2-32Q1B的Datasheet PDF文件第66页浏览型号VNC2-32Q1B的Datasheet PDF文件第67页浏览型号VNC2-32Q1B的Datasheet PDF文件第68页  
Document No.: FT_000138
VINCULUM-II EMBEDDED DUAL USB HOST CONTROLLER IC Datasheet
Version -
1.2
Clearance No.: FTDI#
143
6.7 Parallel FIFO – Synchronous Mode
The Parallel FIFO Synchronous mode has an eight bit data bus, individual read and write strobes, two
hardware flow control signals, an output enable and a clock out.
The synchronous FIFO mode uses the parallel FIFO interface signals detailed in
and an
additional two signals detailed in
This mode is not available on the 32 pin packages.
64 Pin
Package
Available
pins
11, 15,
19, 24,
28, 39,
43, 47,
51, 57,
61
12, 16,
20, 25,
29, 40,
44, 48,
52, 58,
62
48 Pin
Package
Available
pins
32 Pin
Package
Available
pins
Name
Type
Description
11, 15,
20, 31,
35, 41,
45
11, 23
29
fifo_oe#
I/O
FIFO Output enable
12,16,
21, 32,
36, 42,
46
12, 24,
30
fifo_clkout
I/O
FIFO Clock out
Table 30 Synchronous FIFO control signals
6.7.1 Read / Write Transaction Synchronous FIFO Mode
When in Synchronous FIFO interface mode, the timing of read and write operations on the FIFO interface
are shown in
and
In synchronous mode data can be transmitted to and from the FIFO module on each clock edge. An
external device synchronises to the CLKOUT output and it also has access to the output enable OE# input
to control data flow. An external device should drive output enable OE# low before pulling RD# line
down.
When bursts of data are to be read from the module RD# should be kept low. RXF# remains low when
there is still data to be read. Similarly when bursts of data are to be written to the module WR# should
be kept low. TXE# remains low when there is still space available for the data to be written.
Copyright © 2010 Future Technology Devices International Limited
64