欢迎访问ic37.com |
会员登录 免费注册
发布采购

MC9S12P64CFT 参数 Datasheet PDF下载

MC9S12P64CFT图片预览
型号: MC9S12P64CFT
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器 [Microcontrollers]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 566 页 / 7414 K
品牌: FREESCALE [ Freescale ]
 浏览型号MC9S12P64CFT的Datasheet PDF文件第390页浏览型号MC9S12P64CFT的Datasheet PDF文件第391页浏览型号MC9S12P64CFT的Datasheet PDF文件第392页浏览型号MC9S12P64CFT的Datasheet PDF文件第393页浏览型号MC9S12P64CFT的Datasheet PDF文件第395页浏览型号MC9S12P64CFT的Datasheet PDF文件第396页浏览型号MC9S12P64CFT的Datasheet PDF文件第397页浏览型号MC9S12P64CFT的Datasheet PDF文件第398页  
Serial Communication Interface (S12SCIV5)  
RWU bit remains set and the receiver remains on standby until another idle character appears on the RXD  
pin.  
Idle line wakeup requires that messages be separated by at least one idle character and that no message  
contains idle characters.  
The idle character that wakes a receiver does not set the receiver idle bit, IDLE, or the receive data register  
full flag, RDRF.  
The idle line type bit, ILT, determines whether the receiver begins counting logic 1s as idle character bits  
after the start bit or after the stop bit. ILT is in SCI control register 1 (SCICR1).  
11.4.6.6.2  
Address Mark Wakeup (WAKE = 1)  
In this wakeup method, a logic 1 in the most significant bit (MSB) position of a frame clears the RWU bit  
and wakes up the SCI. The logic 1 in the MSB position marks a frame as an address frame that contains  
addressing information. All receivers evaluate the addressing information, and the receivers for which the  
message is addressed process the frames that follow.Any receiver for which a message is not addressed can  
set its RWU bit and return to the standby state. The RWU bit remains set and the receiver remains on  
standby until another address frame appears on the RXD pin.  
The logic 1 MSB of an address frame clears the receiver’s RWU bit before the stop bit is received and sets  
the RDRF flag.  
Address mark wakeup allows messages to contain idle characters but requires that the MSB be reserved  
for use in address frames.  
NOTE  
With the WAKE bit clear, setting the RWU bit after the RXD pin has been  
idle can cause the receiver to wake up immediately.  
11.4.7 Single-Wire Operation  
Normally, the SCI uses two pins for transmitting and receiving. In single-wire operation, the RXD pin is  
disconnected from the SCI. The SCI uses the TXD pin for both receiving and transmitting.  
Transmitter  
TXD  
Receiver  
RXD  
Figure 11-30. Single-Wire Operation (LOOPS = 1, RSRC = 1)  
Enable single-wire operation by setting the LOOPS bit and the receiver source bit, RSRC, in SCI control  
register 1 (SCICR1). Setting the LOOPS bit disables the path from the RXD pin to the receiver. Setting  
the RSRC bit connects the TXD pin to the receiver. Both the transmitter and receiver must be enabled  
(TE = 1 and RE = 1).The TXDIR bit (SCISR2[1]) determines whether the TXD pin is going to be used as  
an input (TXDIR = 0) or an output (TXDIR = 1) in this mode of operation.  
S12P-Family Reference Manual, Rev. 1.13  
394  
Freescale Semiconductor  
 复制成功!