Freescale’s Scalable Controller Area Network (S12MSCANV3)
Module Base + 0x00X2
7
6
5
4
3
2
1
0
R
W
Reset:
x
x
x
x
x
x
x
x
= Unused; always read ‘x’
Figure 8-32. Identifier Register 2 — Standard Mapping
Module Base + 0x00X3
7
6
5
4
3
2
1
0
R
W
Reset:
x
x
x
x
x
x
x
x
= Unused; always read ‘x’
Figure 8-33. Identifier Register 3 — Standard Mapping
8.3.3.2
Data Segment Registers (DSR0-7)
The eight data segment registers, each with bits DB[7:0], contain the data to be transmitted or received.
The number of bytes to be transmitted or received is determined by the data length code in the
corresponding DLR register.
Module Base + 0x00X4 to Module Base + 0x00XB
7
6
5
4
3
2
1
0
R
W
DB7
DB6
DB5
DB4
DB3
DB2
DB1
DB0
Reset:
x
x
x
x
x
x
x
x
Figure 8-34. Data Segment Registers (DSR0–DSR7) — Extended Identifier Mapping
Table 8-33. DSR0–DSR7 Register Field Descriptions
Field
Description
7-0
Data bits 7-0
DB[7:0]
S12P-Family Reference Manual, Rev. 1.13
282
Freescale Semiconductor