欢迎访问ic37.com |
会员登录 免费注册
发布采购

MC9S12P64CFT 参数 Datasheet PDF下载

MC9S12P64CFT图片预览
型号: MC9S12P64CFT
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器 [Microcontrollers]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 566 页 / 7414 K
品牌: FREESCALE [ Freescale ]
 浏览型号MC9S12P64CFT的Datasheet PDF文件第278页浏览型号MC9S12P64CFT的Datasheet PDF文件第279页浏览型号MC9S12P64CFT的Datasheet PDF文件第280页浏览型号MC9S12P64CFT的Datasheet PDF文件第281页浏览型号MC9S12P64CFT的Datasheet PDF文件第283页浏览型号MC9S12P64CFT的Datasheet PDF文件第284页浏览型号MC9S12P64CFT的Datasheet PDF文件第285页浏览型号MC9S12P64CFT的Datasheet PDF文件第286页  
Freescale’s Scalable Controller Area Network (S12MSCANV3)  
Module Base + 0x00X2  
7
6
5
4
3
2
1
0
R
W
Reset:  
x
x
x
x
x
x
x
x
= Unused; always read ‘x’  
Figure 8-32. Identifier Register 2 — Standard Mapping  
Module Base + 0x00X3  
7
6
5
4
3
2
1
0
R
W
Reset:  
x
x
x
x
x
x
x
x
= Unused; always read ‘x’  
Figure 8-33. Identifier Register 3 — Standard Mapping  
8.3.3.2  
Data Segment Registers (DSR0-7)  
The eight data segment registers, each with bits DB[7:0], contain the data to be transmitted or received.  
The number of bytes to be transmitted or received is determined by the data length code in the  
corresponding DLR register.  
Module Base + 0x00X4 to Module Base + 0x00XB  
7
6
5
4
3
2
1
0
R
W
DB7  
DB6  
DB5  
DB4  
DB3  
DB2  
DB1  
DB0  
Reset:  
x
x
x
x
x
x
x
x
Figure 8-34. Data Segment Registers (DSR0–DSR7) — Extended Identifier Mapping  
Table 8-33. DSR0–DSR7 Register Field Descriptions  
Field  
Description  
7-0  
Data bits 7-0  
DB[7:0]  
S12P-Family Reference Manual, Rev. 1.13  
282  
Freescale Semiconductor  
 复制成功!