欢迎访问ic37.com |
会员登录 免费注册
发布采购

56F807_1 参数 Datasheet PDF下载

56F807_1图片预览
型号: 56F807_1
PDF下载: 下载PDF文件 查看货源
内容描述: 16位数字信号控制器 [16-bit Digital Signal Controllers]
分类和应用: 控制器
文件页数/大小: 60 页 / 649 K
品牌: FREESCALE [ Freescale ]
 浏览型号56F807_1的Datasheet PDF文件第52页浏览型号56F807_1的Datasheet PDF文件第53页浏览型号56F807_1的Datasheet PDF文件第54页浏览型号56F807_1的Datasheet PDF文件第55页浏览型号56F807_1的Datasheet PDF文件第56页浏览型号56F807_1的Datasheet PDF文件第58页浏览型号56F807_1的Datasheet PDF文件第59页浏览型号56F807_1的Datasheet PDF文件第60页  
Electrical Design Considerations  
Ensure that capacitor leads and associated printed circuit traces that connect to the chip VDD and VSS pins  
are less than 0.5 inch per capacitor lead.  
Bypass the VDD and VSS layers of the PCB with approximately 100 μF, preferably with a high-grade  
capacitor such as a tantalum capacitor.  
Because the controller’s output signals have fast rise and fall times, PCB trace lengths should be minimal.  
Consider all device loads as well as parasitic capacitance due to PCB traces when calculating capacitance.  
This is especially critical in systems with higher capacitive loads that could create higher transient currents  
in the VDD and VSS circuits.  
Take special care to minimize noise levels on the VREF, VDDA and VSSA pins.  
Designs that utilize the TRST pin for JTAG port or OnCE module functionality (such as development or  
debugging systems) should allow a means to assert TRST whenever RESET is asserted, as well as a means  
to assert TRST independently of RESET. TRST must be asserted at power up for proper operation. Designs  
that do not require debugging functionality, such as consumer products, TRST should be tied low.  
Because the Flash memory is programmed through the JTAG/OnCE port, designers should provide an  
interface to this port to allow in-circuit Flash programming.  
56F807 Technical Data Technical Data, Rev. 16  
Freescale Semiconductor  
57  
 复制成功!