欢迎访问ic37.com |
会员登录 免费注册
发布采购

56F8036_10 参数 Datasheet PDF下载

56F8036_10图片预览
型号: 56F8036_10
PDF下载: 下载PDF文件 查看货源
内容描述: 16位数字信号控制器 [16-bit Digital Signal Controllers]
分类和应用: 控制器
文件页数/大小: 164 页 / 893 K
品牌: FREESCALE [ Freescale ]
 浏览型号56F8036_10的Datasheet PDF文件第148页浏览型号56F8036_10的Datasheet PDF文件第149页浏览型号56F8036_10的Datasheet PDF文件第150页浏览型号56F8036_10的Datasheet PDF文件第151页浏览型号56F8036_10的Datasheet PDF文件第153页浏览型号56F8036_10的Datasheet PDF文件第154页浏览型号56F8036_10的Datasheet PDF文件第155页浏览型号56F8036_10的Datasheet PDF文件第156页  
Take special care to minimize noise levels on the VREF, VDDA, and VSSA pins  
Using separate power planes for VDD and VDDA and separate ground planes for VSS and VSSA are  
recommended. Connect the separate analog and digital power and ground planes as close as possible to  
power supply outputs. If both analog circuit and digital circuit are powered by the same power supply, it is  
advisable to connect a small inductor or ferrite bead in serial with both VDDA and VSSA traces.  
It is highly desirable to physically separate analog components from noisy digital components by ground  
planes. Do not place an analog trace in parallel with digital traces. It is also desirable to place an analog  
ground trace around an analog signal trace to isolate it from digital traces.  
Because the Flash memory is programmed through the JTAG/EOnCE port, QSPI, QSCI, or I2C, the  
designer should provide an interface to this port if in-circuit Flash programming is desired  
If desired, connect an external RC circuit to the RESET pin. The Resistor value should be in the range of  
4.7k—10k; the Capacitor value should be in the range of 0.22µf - 4.7µf.  
Add a 3.3k external pull-up on the TMS pin of the JTAG port to keep EOnce in a restate during normal  
operation if JTAG converter is not present  
During reset and after reset but before I/O initialization, all I/O pins are at input state with internal pull-up  
enable. The typical value of internal pull-up is around 110K. These internal pull-ups can be disabled by  
software.  
To eliminate PCB trace impedance effect, each ADC input should have a 33pf-10 ohm RC filter  
Device GPIOs have only a down (substrate) diode on the GPIO circuit. Devices do not have a positive clamp  
diode because GPIOs use a floating gate structure to tolerate 5V input. The absolute maximum clamp  
current is -20mA at Vin less than 0V. The continuous clamp current is -2mA at Vin less than 0V. If positive  
voltage spikes are a concern, a positive clamp is recommended.  
Part 13 Ordering Information  
Table 13-1 lists the pertinent information needed to place an order. Consult a Freescale Semiconductor  
sales office or authorized distributor to determine availability and to order devices.  
Table 13-1 56F8036 Ordering Information  
Ambient  
Temperature  
Range  
Supply  
Voltage  
Pin  
Count  
Frequency  
(MHz)  
Device  
Package Type  
Order Number  
Low-Profile Quad Flat Pack (LQFP)  
MC56F8036  
3.0–3.6 V  
48  
32  
-40° to + 105° C  
MC56F8036VLF*  
* This package is RoHS compliant.  
56F8036 Data Sheet, Rev. 6  
152  
FreescaleSemiconductor  
 复制成功!