欢迎访问ic37.com |
会员登录 免费注册
发布采购

F81867D 参数 Datasheet PDF下载

F81867D图片预览
型号: F81867D
PDF下载: 下载PDF文件 查看货源
内容描述: 6个UART μSuper IO 128字节FIFO和省电功能 [6 UARTs μSuper IO With 128 Bytes FIFO and Power Saving Functions]
分类和应用: 先进先出芯片
文件页数/大小: 315 页 / 2394 K
品牌: FINTEK [ FEATURE INTEGRATION TECHNOLOGY INC. ]
 浏览型号F81867D的Datasheet PDF文件第106页浏览型号F81867D的Datasheet PDF文件第107页浏览型号F81867D的Datasheet PDF文件第108页浏览型号F81867D的Datasheet PDF文件第109页浏览型号F81867D的Datasheet PDF文件第111页浏览型号F81867D的Datasheet PDF文件第112页浏览型号F81867D的Datasheet PDF文件第113页浏览型号F81867D的Datasheet PDF文件第114页  
F81867  
PWROK Signals  
VDD3VOK  
ATXPWGD  
DELAY  
PWROK  
Fig 6-24  
PWROK is delayed 400ms (default) as VCC arrives 2.8V, and the delay timing can be programmed via  
register (100ms ~ 400ms).  
6.9 UART  
The F81867 provides up to 6 UART ports and supports IRQ sharing for system application. They are  
compatible with 16C550/16C650/16C750 and 16C850 .The UARTs are used to convert data between parallel  
format and serial format. They convert parallel data into serial format on transmission and serial format into  
parallel data on receiver side. The serial format is formed by one start bit, followed by five to eight data bits, a  
parity bit if programmed and one ( 1.5 or 2 ) stop bits. The UARTs include complete modem control capability  
and an interrupt system that may be software trailed to the computing time required to handle the communication  
link. They have FIFO mode to reduce the number of interrupts presented to the host. Both receiver and  
transmitter have a 128-byte FIFO.  
The UART control register control & define the asynchronous protocol data communications including data  
length, stop bit, parity & baud rate selection.  
The below content is about the UARTs device register descriptions. All the registers are for software porting  
reference.  
Receiver Buffer Register Base + 0  
Bit  
Name  
R/W  
Default  
Description  
Description  
Description  
Reset  
The data received.  
7-0  
RBR  
R
LRESET#  
00h  
Read only when LCR [7] is 0  
Transmitter Holding Register Base + 0  
Bit  
Name  
R/W Reset Default  
Data to be transmitted.  
7-0  
THR  
W
LRESET#  
00h  
Write only when LCR [7] is 0  
Divisor Latch (LSB) Base + 0  
Bit  
Name  
R/W Reset Default  
Baud generator divisor low byte.  
Access only when LCR [7] is 1.  
7-0  
DLL  
R/W LRESET#  
01h  
110  
Dec, 2011  
V0.12P  
 复制成功!