欢迎访问ic37.com |
会员登录 免费注册
发布采购

F81867D-I 参数 Datasheet PDF下载

F81867D-I图片预览
型号: F81867D-I
PDF下载: 下载PDF文件 查看货源
内容描述: 6个UART μSuper IO 128字节FIFO和省电功能 [6 UARTs μSuper IO With 128 Bytes FIFO and Power Saving Functions]
分类和应用: 先进先出芯片
文件页数/大小: 315 页 / 2394 K
品牌: FINTEK [ FEATURE INTEGRATION TECHNOLOGY INC. ]
 浏览型号F81867D-I的Datasheet PDF文件第59页浏览型号F81867D-I的Datasheet PDF文件第60页浏览型号F81867D-I的Datasheet PDF文件第61页浏览型号F81867D-I的Datasheet PDF文件第62页浏览型号F81867D-I的Datasheet PDF文件第64页浏览型号F81867D-I的Datasheet PDF文件第65页浏览型号F81867D-I的Datasheet PDF文件第66页浏览型号F81867D-I的Datasheet PDF文件第67页  
F81867  
The queue time for second filter to quickly update values. (for CPU  
temperature from PECI or TSI interface)  
00: 8 timers.  
1-0  
IIR-QUEUR_DIG  
R/W 5VSB 2’b10  
01: 12 times.  
10: 16 times. (default)  
11: 24 times.  
6.4.2.4 Voltage Setting  
Voltage-Protect Shut Down Enable Register Index 10h  
Bit  
Name  
R/W Reset Default  
Description  
7
Reserved  
-
0
0
0
0
0
Reserved.  
-
6
5
V3_VP_EN  
V2_VP_EN  
Reserved  
R/W VBAT*  
Voltage-Protect shut down enable for VIN3  
Voltage-Protect enable for VIN2  
Reserved  
R/W  
-
VBAT*  
-
4-1  
0
VCC_VP_EN  
R/W VBAT*  
Voltage-Protect shut down enable for 3VCC  
Voltage-Protect Status Register Index 11h  
Bit  
Name  
R/W Reset Default  
Description  
7-6  
Reserved  
-
0
Reserved.  
-
This bit is voltage-protect status. Once one of the monitored voltages  
(3VCC, VIN2, VIN3) over its related over-voltage limits or under its related  
under-voltage limits and if the related voltage-protect shut down enable bit  
is set, this bit will be set to 1. Write a 1 to this bit will clear it to 0. (This bit is  
powered by VBAT)  
VBAT/  
5VSB*  
0
V_EXC_VP  
R/WC  
0
*Reset by VBAT when OVP_MODE is “0”, Reset by 5VSB when OVP_MODE is “1”  
Voltage-Protect Configuration Register Index 12h  
Bit  
Name  
R/W Reset Default  
Description  
7-4  
Reserved  
-
-
Reserved.  
-
63  
Dec, 2011  
V0.12P  
 复制成功!