F81866A
61
F0
F2
F4
F5
F0
F6
Base Address Low Register
IRQ Share Register
1
-
1
-
1
-
1
-
1
0
-
0
0
-
0
1
0
0
0
0
0
0
1
0
0
0
0
0
Clock Select Register
0
-
0
-
0
-
0
-
9bit-mode Slave Address Register
9bit-mode Slave Address Mask Register
IRQ Share Register
-
-
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
-
FIFO Mode Register
7.11.1UART 2 Device Enable Register ⎯ Index 30h
Bit
Name
R/W Reset Default
Description
7-1
Reserved
-
-
-
Reserved
0: disable UART 2 I/O Port.
1: enable UART 2 I/O Port.
0
UART2_EN
R/W LRESET#
1
7.11.2Base Address High Register ⎯ Index 60h
Bit
Name
R/W Reset Default
Description
7-0
BASE_ADDR_HI
R/W LRESET#
02h The MSB of UART 2 base address.
7.11.3Base Address Low Register ⎯ Index 61h
Bit
Name
R/W Reset Default
Description
Description
7-1
BASE_ADDR_LO
R/W LRESET#
F8h The LSB of UART 2 base address.
7.11.4IRQ Channel Select Register ⎯ Index 70h
Bit
7-4
3-0
Name
R/W Reset Default
Reserved
-
-
-
Reserved.
Select the IRQ channel for UART 2.
SELUR12RQ
R/W LRESET#
3h
7.11.5IRQ Share Register ⎯ Index F0h
Bit
Name
R/W Reset Default
Description
0: normal UART function
1: enable 9-bit mode (multi-drop mode).
7
9BIT_MODE
R/W LRESET#
R/W LRESET#
0
In the 9-bit mode, the parity bit becomes the address/data bit.
This bit works only in 9-bit mode.
0: the SM2 bit will be cleared by host, so that data could be received.
6
5
AUTO_ADDR
RS485_INV
0
0
1: the SM2 bit will be cleared by hardware according to the sent address and
the given address (or broadcast address derived by SADDR and SADEN)
LRESET#
R/W
Invert RTS# if RS485_EN is set.
0: RS232 driver.
4
RS485_EN
Reserved
R/W LRESET#
0
-
1: RS485 driver. RTS# is driven high automatically when transmitting
data, otherwise is kept low.
3-2
-
-
Reserved.
181
Jan, 2012
V0. 12P