欢迎访问ic37.com |
会员登录 免费注册
发布采购

M52D128168A-6BG2E 参数 Datasheet PDF下载

M52D128168A-6BG2E图片预览
型号: M52D128168A-6BG2E
PDF下载: 下载PDF文件 查看货源
内容描述: [Synchronous DRAM, 8MX16, 5ns, CMOS, PBGA54, 8 X 8 MM, 1 MM HEIGHT, 0.80 MM PITCH, LEAD FREE, FBGA-54]
分类和应用: 动态存储器内存集成电路
文件页数/大小: 47 页 / 1168 K
品牌: ESMT [ ELITE SEMICONDUCTOR MEMORY TECHNOLOGY INC. ]
 浏览型号M52D128168A-6BG2E的Datasheet PDF文件第1页浏览型号M52D128168A-6BG2E的Datasheet PDF文件第2页浏览型号M52D128168A-6BG2E的Datasheet PDF文件第3页浏览型号M52D128168A-6BG2E的Datasheet PDF文件第4页浏览型号M52D128168A-6BG2E的Datasheet PDF文件第6页浏览型号M52D128168A-6BG2E的Datasheet PDF文件第7页浏览型号M52D128168A-6BG2E的Datasheet PDF文件第8页浏览型号M52D128168A-6BG2E的Datasheet PDF文件第9页  
ESMT
AC OPERATING TEST CONDITIONS
(V
DD
= 1.7V~1.95V)
Parameter
Input levels (Vih/Vil)
Input timing measurement reference level
Input rise and fall time
Output timing measurement reference level
Output load condition
1.8V
M52D128168A (2E)
Value
0.9 x V
DDQ
/ 0.2
0.5 x V
DDQ
tr / tf = 1 / 1
0.5 x V
DDQ
See Fig.2
Unit
V
V
ns
V
Vtt =0.5x VDDQ
13.9K
50
Output
VOH(DC) = VDDQ-0.2V, IOH = -0.1mA
VOL(DC) = 0.2V, IOL = 0.1mA
Output
Z0=50
20 pF
10.6K
20 pF
(Fig.1) DC Output Load circuit
(Fig.2) AC Output Load Circuit
OPERATING AC PARAMETER
(AC operating conditions unless otherwise noted)
Parameter
Row active to row active delay
RAS to CAS delay
Row precharge time
Row active time
Row cycle time
@ Operating
@ Auto refresh
Symbol
t
RRD
(min)
t
RCD
(min)
t
RP
(min)
t
RAS
(min)
t
RAS
(max)
t
RC
(min)
t
RFC
(min)
t
CDL
(min)
t
RDL
(min)
t
BDL
(min)
t
CCD
(min)
t
MRD
(min)
t
REF
(max)
CAS Latency=3
CAS Latency=2
55
Version
-5
10
15
15
40
-6
12
18
18
42
100
60
80
1
2
1
1
2
64
2
1
63
-7
14
21
21
42
Unit
ns
ns
ns
ns
us
ns
ns
CLK
CLK
CLK
CLK
CLK
ms
ea
Note
1
1
1
1
-
1
1,5
2
2
2
3
-
6
4
Last data in to new col. Address delay
Last data in to row precharge
Last data in to burst stop
Col. Address to col. Address delay
Mode Register command to Active or Refresh
Command
Refresh period(4,096 rows)
Number of valid output data
Note:
1. The minimum number of clock cycles is determined by dividing the minimum time required with clock cycle time and
then rounding off to the next higher integer.
3. Minimum delay is required to complete write.
4. All parts allow every cycle column address change.
5. In case of row precharge interrupt, auto precharge and read burst stop.
The earliest a precharge command can be issued after a Read command without the loss of data is CL+BL-2 clocks
5. A new command may be given t
RFC
after self refresh exit.
6. A maximum of eight consecutive AUTO REFRESH commands (with t
RFCmin
) can be posted to any given SDRAM, and
the maximum absolute interval between any AUTO REFRESH command and the next AUTO REFRESH command is
8x15.6μs.)
Elite Semiconductor Memory Technology Inc.
Publication Date: Aug. 2012
Revision: 1.0
5/47