欢迎访问ic37.com |
会员登录 免费注册
发布采购

M13S64164A_09 参数 Datasheet PDF下载

M13S64164A_09图片预览
型号: M13S64164A_09
PDF下载: 下载PDF文件 查看货源
内容描述: 1M ×16位×4银行双倍数据速率SDRAM [1M x 16 Bit x 4 Banks Double Data Rate SDRAM]
分类和应用: 动态存储器双倍数据速率
文件页数/大小: 48 页 / 1552 K
品牌: ESMT [ ELITE SEMICONDUCTOR MEMORY TECHNOLOGY INC. ]
 浏览型号M13S64164A_09的Datasheet PDF文件第17页浏览型号M13S64164A_09的Datasheet PDF文件第18页浏览型号M13S64164A_09的Datasheet PDF文件第19页浏览型号M13S64164A_09的Datasheet PDF文件第20页浏览型号M13S64164A_09的Datasheet PDF文件第22页浏览型号M13S64164A_09的Datasheet PDF文件第23页浏览型号M13S64164A_09的Datasheet PDF文件第24页浏览型号M13S64164A_09的Datasheet PDF文件第25页  
ESMT  
M13S64164A  
Burst Stop  
The burst stop command is initiated by having RAS and CAS high with CS and WE low at the rising edge of the clock  
(CLK). The burst stop command has the fewest restriction making it the easiest method to use when terminating a burst read  
operation before it has been completed. When the burst stop command is issued during a burst read cycle, the pair of data and  
DQS (Data Strobe) go to a high impedance state after a delay which is equal to the CAS latency set in the mode register. The  
burst stop command, however, is not supported during a write burst operation.  
<Burst Length = 4, CAS Latency = 3 >  
0
1
2
3
4
5
6
7
8
C L K  
C L K  
N OP  
C OM MAN D  
R EAD  
A
N OP  
N OP  
N OP  
N OP  
Burst Stop  
N OP  
N OP  
D QS  
C A S L a t e n cy = 3  
D Q' s  
Dout  
0 Dout 1  
The Burst Stop command is a mandatory feature for DDR SDRAMs. The following functionality is required.  
1. The BST command may only be issued on the rising edge of the input clock, CLK.  
2. BST is only a valid command during Read burst.  
3. BST during a Write burst is undefined and shall not be used.  
4. BST applies to all burst lengths.  
5. BST is an undefined command during Read with autoprecharge and shall not be used.  
6. When terminating a burst Read command, the BST command must be issued LBST (“BST Latency”) clock cycles before the  
clock edge at which the output buffers are tristated, where LBST equals the CAS latency for read operations.  
7. When the burst terminates, the DQ and DQS pins are tristated.  
The BST command is not byte controllable and applies to all bits in the DQ data word and the (all) DQS pin(s).  
Elite Semiconductor Memory Technology Inc.  
Publication Date : Jun. 2009  
Revision : 1.4 21/48  
 复制成功!