欢迎访问ic37.com |
会员登录 免费注册
发布采购

F25L08QA-50PG2S 参数 Datasheet PDF下载

F25L08QA-50PG2S图片预览
型号: F25L08QA-50PG2S
PDF下载: 下载PDF文件 查看货源
内容描述: [Flash, 8MX1, PDSO8, 0.150 INCH, 1.27 MM PITCH, ROHS COMPLIANT, SOIC-8]
分类和应用: 时钟光电二极管内存集成电路
文件页数/大小: 43 页 / 355 K
品牌: ESMT [ ELITE SEMICONDUCTOR MEMORY TECHNOLOGY INC. ]
 浏览型号F25L08QA-50PG2S的Datasheet PDF文件第4页浏览型号F25L08QA-50PG2S的Datasheet PDF文件第5页浏览型号F25L08QA-50PG2S的Datasheet PDF文件第6页浏览型号F25L08QA-50PG2S的Datasheet PDF文件第7页浏览型号F25L08QA-50PG2S的Datasheet PDF文件第9页浏览型号F25L08QA-50PG2S的Datasheet PDF文件第10页浏览型号F25L08QA-50PG2S的Datasheet PDF文件第11页浏览型号F25L08QA-50PG2S的Datasheet PDF文件第12页  
ESMT
F25L08QA (2S)
the status register may be read only to determine the completion
of an operation in progress. Table 2 describes the function of
each bit in the software status register.
STATUS REGISTER
The software status register provides status on whether the flash
memory array is available for any Read or Write operation,
whether the device is Write enabled, and the state of the memory
Write protection. During an internal Erase or Program operation,
Table 2: Software Status Register
Bit
Name
Function
1 = Internal Write operation is in progress
0 = No internal Write operation is in progress
1 = Device is memory Write enabled
0 = Device is not memory Write enabled
Indicate current level of block write protection (See Table 3)
Indicate current level of block write protection (See Table 3)
Indicate current level of block write protection (See Table 3)
Indicate current level of block write protection (See Table 3)
1 = Quad enabled
0 = Quad disabled
1 = BP3, BP2,BP1,BP0 are read-only bits
0 = BP3, BP2,BP1,BP0 are read/writable
Default at
Power-up
0
0
0
0
0
0
0
0
Read/Write
Status Register -1
0
1
2
3
4
5
6
7
BUSY
WEL
BP0
BP1
BP2
BP3
QE
BPL
R
R
R/W
R/W
R/W
R/W
R/W
R/W
Bit
Name
Suspend Status
Reserved for future use
Function
Default at
Power-up
0
0
Read/Write
R
N/A
Status Register -2
8
SUS
9~15
Reserved
Note:
1. BUSY and WEL are read only.
2. BP0~3, QE and BPL bits are non-volatile.
Write Enable Latch (WEL)
The Write-Enable-Latch bit indicates the status of the internal
memory Write Enable Latch. If this bit is set to “1”, it indicates the
device is Write enabled. If the bit is set to “0” (reset), it indicates
the device is not Write enabled and does not accept any memory
Write (Program/ Erase) commands. This bit is automatically reset
under the following conditions:
BUSY
The BUSY bit determines whether there is an internal Erase or
Program operation in progress. A “1” for the BUSY bit indicates
the device is busy with an operation in progress. A “0” indicates
the device is ready for the next valid operation.
Power-up
Write Disable (WRDI) instruction completion
Page Program instruction completion
Sector Erase instruction completion
Block Erase instruction completion
Chip Erase instruction completion
Write Status Register instructions
Elite Semiconductor Memory Technology Inc.
Publication Date: Nov. 2013
Revision: 1.2
8/43