欢迎访问ic37.com |
会员登录 免费注册
发布采购

EM78P259NSO14J 参数 Datasheet PDF下载

EM78P259NSO14J图片预览
型号: EM78P259NSO14J
PDF下载: 下载PDF文件 查看货源
内容描述: [EM78Q153SN EM78P153SP EM78P153SN EM78156EH EM78156EP EM78156EM EM78156EKM EM78Q156ELP EM78Q156ELM EM78Q156ELKM EM78P156ELP EM78P156ELM EM78P156ELKM EM78P156NP EM78P156NM EM78447SH EM78447SAP EM78447SAM EM78447SAS EM78447SBP EM78447SBWM EM78Q447SH EM78Q447SAP EM78Q447SAM EM78Q447SBP EM78Q447SBWM EM78P447SAP EM78P447SAM EM78P447SAS EM78P447SBP EM78P447SBWM EM78Q257 EM78Q257AP EM78Q257AM EM78Q257BP EM78Q257BM EM78P257AP EM78P257AM EM78P257BP EM78P257BM EM78451H EM78451P EM78451AQ EM]
分类和应用:
文件页数/大小: 81 页 / 2574 K
品牌: ELAN [ ELAN MICROELECTRONICS CORP ]
 浏览型号EM78P259NSO14J的Datasheet PDF文件第32页浏览型号EM78P259NSO14J的Datasheet PDF文件第33页浏览型号EM78P259NSO14J的Datasheet PDF文件第34页浏览型号EM78P259NSO14J的Datasheet PDF文件第35页浏览型号EM78P259NSO14J的Datasheet PDF文件第37页浏览型号EM78P259NSO14J的Datasheet PDF文件第38页浏览型号EM78P259NSO14J的Datasheet PDF文件第39页浏览型号EM78P259NSO14J的Datasheet PDF文件第40页  
EM78P258N  
8-Bit Microprocessor with OTP ROM  
The IOCC0 register bits are set to all "1"  
The IOCD0 register bits are set to all "1"  
Bits 7, 5, and 4 of IOCE0 register is cleared  
Bit 5 and 4 of RC register is cleared  
RF and IOCF0 registers are cleared  
Executing the “SLEP” instruction will assert the sleep (power down) mode. While  
entering into sleep mode, the Oscillator, TCC, TCCA, TCCB, and TCCC are stopped.  
The WDT (if enabled) is cleared but keeps on running.  
During AD conversion, when “SLEP” instruction I set; the Oscillator, TCC, TCCA,  
TCCB, and TCCC keep on running. The WDT (if enabled) is cleared but keeps on  
running.  
The controller can be awakened by-  
Case 1 External reset input on /RESET pin  
Case 2 WDT time-out (if enabled)  
Case 3 Port 5 input status changes (if ICWE is enabled)  
Case 4 AD conversion completed (if ADWE enable).  
The first two cases (1 & 2) will cause the EM78P258N to reset. The T and P flags of R3  
can be used to determine the source of the reset (wake-up). Cases 3, &4 are  
considered the continuation of program execution and the global interrupt ("ENI" or  
"DISI" being executed) decides whether or not the controller branches to the interrupt  
vector following wake-up. If ENI is executed before SLEP, the instruction will begin to  
execute from address 0x06 (Case 3), and 0x0C (Case 4) after wake-up. If DISI is  
executed before SLEP, the execution will restart from the instruction next to SLEP after  
wake-up.  
Only one of Cases 1 to 4 can be enabled before entering into sleep mode. That is:  
Case [a] If WDT is enabled before SLEP, all of the RE bit is disabled. Hence, the  
EM78P258N can be awaken only with Case 1 or Case 2. Refer to the  
section on Interrupt (Section 6.6 below) for further details.  
Case [b] If Port 5 Input Status Change is used to wake-up EM78P258N and the ICWE  
bit of RE register is enabled before SLEP. At the same time, the WDT must  
be disabled. Hence, the EM78P258N can be awaken only with Case 3.  
Wake-up time is dependent on oscillator mode. Under RC mode the reset  
time is 32 clocks. In High XTAL mode, reset time is 2ms and 32clocks; and  
in low XTAL mode, the reset time is 500ms.  
30 •  
Product Specification (V1.0) 06.16.2005  
(This specification is subject to change without further notice)  
 复制成功!