欢迎访问ic37.com |
会员登录 免费注册
发布采购

EDS6416AHTA-75TI-E 参数 Datasheet PDF下载

EDS6416AHTA-75TI-E图片预览
型号: EDS6416AHTA-75TI-E
PDF下载: 下载PDF文件 查看货源
内容描述: 64M位SDRAM WTR (宽温度范围) [64M bits SDRAM WTR (Wide Temperature Range)]
分类和应用: 动态存储器
文件页数/大小: 49 页 / 676 K
品牌: ELPIDA [ ELPIDA MEMORY ]
 浏览型号EDS6416AHTA-75TI-E的Datasheet PDF文件第7页浏览型号EDS6416AHTA-75TI-E的Datasheet PDF文件第8页浏览型号EDS6416AHTA-75TI-E的Datasheet PDF文件第9页浏览型号EDS6416AHTA-75TI-E的Datasheet PDF文件第10页浏览型号EDS6416AHTA-75TI-E的Datasheet PDF文件第12页浏览型号EDS6416AHTA-75TI-E的Datasheet PDF文件第13页浏览型号EDS6416AHTA-75TI-E的Datasheet PDF文件第14页浏览型号EDS6416AHTA-75TI-E的Datasheet PDF文件第15页  
EDS6416AHTA-TI  
Pin Function  
CLK (input pin)  
CLK is the master clock input. Other inputs signals are referenced to the CLK rising edge.  
CKE (input pins)  
CKE determine validity of the next CLK (clock). If CKE is high, the next CLK rising edge is valid; otherwise it is  
invalid. If the CLK rising edge is invalid, the internal clock is not issued and the Synchronous DRAM suspends  
operation.  
When the Synchronous DRAM is not in burst mode and CKE is negated, the device enters power down mode.  
During power down mode, CKE must remain low.  
/CS (input pins)  
/CS low starts the command input cycle. When /CS is high, commands are ignored but operations continue.  
/RAS, /CAS, and /WE (input pins)  
/RAS, /CAS and /WE have the same symbols on conventional DRAM but different functions. For details, refer to the  
command table.  
A0 to A11 (input pins)  
Row Address is determined by A0 to A11 at the CLK (clock) rising edge in the active command cycle.  
Column Address is determined by A0 to A7 at the CLK rising edge in the read or write command cycle.  
A10 defines the precharge mode. When A10 is high in the precharge command cycle, all banks are precharged;  
when A10 is low, only the bank selected by BA0 and BA1 is precharged.  
When A10 is high in read or write command cycle, the precharge starts automatically after the burst access.  
BA0 and BA1 (input pin)  
BA0 and BA1 are bank select signal. (See Bank Select Signal Table)  
[Bank Select Signal Table]  
BA0  
L
BA1  
L
Bank 0  
Bank 1  
H
L
Bank 2  
L
H
Bank 3  
H
H
Remark: H: VIH. L: VIL.  
UDQM and LDQM (input pins)  
UDQM and LDQM control input/output buffers. UDQM and LDQM control upper byte (DQ8 to DQ15) and lower byte  
(DQ0 to DQ7).  
DQ0 to DQ15 (input/output pins)  
DQ pins have the same function as I/O pins on a conventional DRAM.  
VDD, VSS, VDDQ, VSSQ (Power supply)  
VDD and VSS are power supply pins for internal circuits. VDDQ and VSSQ are power supply pins for the output  
buffers.  
Preliminary Data Sheet E0636E10 (Ver.1.0)  
11