欢迎访问ic37.com |
会员登录 免费注册
发布采购

EDS5104ABTA-7A 参数 Datasheet PDF下载

EDS5104ABTA-7A图片预览
型号: EDS5104ABTA-7A
PDF下载: 下载PDF文件 查看货源
内容描述: 512M位的SDRAM [512M bits SDRAM]
分类和应用: 动态存储器
文件页数/大小: 52 页 / 558 K
品牌: ELPIDA [ ELPIDA MEMORY ]
 浏览型号EDS5104ABTA-7A的Datasheet PDF文件第24页浏览型号EDS5104ABTA-7A的Datasheet PDF文件第25页浏览型号EDS5104ABTA-7A的Datasheet PDF文件第26页浏览型号EDS5104ABTA-7A的Datasheet PDF文件第27页浏览型号EDS5104ABTA-7A的Datasheet PDF文件第29页浏览型号EDS5104ABTA-7A的Datasheet PDF文件第30页浏览型号EDS5104ABTA-7A的Datasheet PDF文件第31页浏览型号EDS5104ABTA-7A的Datasheet PDF文件第32页  
EDS5104ABTA, EDS5108ABTA, EDS5116ABTA  
Write operation  
Burst write or single write mode is selected by the OPCODE of the mode register.  
1. Burst write: A burst write operation is enabled by setting OPCODE (A9, A8) to (0, 0). A burst write starts in the  
same clock as a write command set. (The latency of data input is 0 clock.) The burst length can be set to 1, 2, 4  
and 8, like burst read operations. The write start address is specified by the column address and the bank select  
address at the write command set cycle.  
CLK  
tRCD  
Command  
Address  
ACT  
Row  
WRIT  
Column  
in 0  
in 0  
BL = 1  
in 1  
in 1  
in 1  
BL = 2  
BL = 4  
BL = 8  
DQ  
in 3  
in 0  
in 0  
in 2  
in 2  
in 5  
in 6 in 7  
in 3 in 4  
CL = 2, 3  
Burst write  
2. Single write: A single write operation is enabled by setting OPCODE (A9, A8) to (1, 0). In a single write  
operation, data is only written to the column address and the bank select address specified by the write  
command set cycle without regard to the burst length setting. (The latency of data input is 0 clock).  
CLK  
tRCD  
Command  
WRIT  
ACT  
Row  
Column  
Address  
DQ  
in 0  
Single write  
Preliminary Data Sheet E0250E10 (Ver. 1.0)  
28  
 复制成功!