欢迎访问ic37.com |
会员登录 免费注册
发布采购

EDJ1108BABG-AC-E 参数 Datasheet PDF下载

EDJ1108BABG-AC-E图片预览
型号: EDJ1108BABG-AC-E
PDF下载: 下载PDF文件 查看货源
内容描述: 1G位DDR3 SDRAM [1G bits DDR3 SDRAM]
分类和应用: 动态存储器双倍数据速率
文件页数/大小: 148 页 / 1878 K
品牌: ELPIDA [ ELPIDA MEMORY ]
 浏览型号EDJ1108BABG-AC-E的Datasheet PDF文件第126页浏览型号EDJ1108BABG-AC-E的Datasheet PDF文件第127页浏览型号EDJ1108BABG-AC-E的Datasheet PDF文件第128页浏览型号EDJ1108BABG-AC-E的Datasheet PDF文件第129页浏览型号EDJ1108BABG-AC-E的Datasheet PDF文件第131页浏览型号EDJ1108BABG-AC-E的Datasheet PDF文件第132页浏览型号EDJ1108BABG-AC-E的Datasheet PDF文件第133页浏览型号EDJ1108BABG-AC-E的Datasheet PDF文件第134页  
EDJ1108BABG, EDJ1116BABG  
On-Die Termination (ODT)  
ODT (On-Die Termination) is a feature of the DDR3 SDRAM that allows the DRAM to turn on/off termination  
resistance for each DQ, DQS, /DQS and DM for ×8 configuration (and TDQS, /TDQS for ×8 configuration, when  
enabled via A11=1 in MR1) via the ODT control pin. For ×16 configuration ODT is applied to each DQU, DQL,  
DQSU, /DQSU, DQSL, /DQSL, DMU and DML signal via the ODT control pin. The ODT feature is designed to  
improve signal integrity of the memory channel by allowing the DRAM controller to independently turn on/off  
termination resistance for any or all DRAM devices.  
The ODT feature is turned off and not supported in Self-Refresh mode.  
A simple functional representation of the DRAM ODT feature is shown in figure Functional Representation of ODT.  
ODT  
VDDQ/2  
To other  
circuitry  
like  
RTT  
RCV, ...  
Switch  
DQ, DQS, DM, TDQS  
Functional Representation of ODT  
The switch is enabled by the internal ODT control logic, which uses the external ODT pin and other control  
information, see below. The value of RTT is determined by the settings of Mode Register bits (see MR1  
programming figure in the section Programming the Mode Register). The ODT pin will be ignored if the Mode  
Register MR1 is programmed to disable ODT and in self-refresh mode.  
ODT Mode Register and ODT Truth Table  
The ODT Mode is enabled if either of MR1 bits A2 or A6 or A9 are non-zero. In this case the value of RTT is  
determined by the settings of those bits.  
Application: Controller sends WRIT command together with ODT asserted.  
One possible application: The rank that is being written to provide termination.  
DRAM turns ON termination if it sees ODT asserted (except ODT is disabled by MR)  
DRAM does not use any write or read command decode information  
The Termination Truth Table is shown in the Termination Truth Table  
[Termination Truth Table]  
ODT pin  
DRAM Termination State  
0
1
OFF  
ON, (OFF, if disabled by MR1 bits A2, A6 and A9 in general)  
Data Sheet E1248E40 (Ver. 4.0)  
130  
 复制成功!