欢迎访问ic37.com |
会员登录 免费注册
发布采购

EBE11UD8AGSA-6E-E 参数 Datasheet PDF下载

EBE11UD8AGSA-6E-E图片预览
型号: EBE11UD8AGSA-6E-E
PDF下载: 下载PDF文件 查看货源
内容描述: 1GB DDR2 SDRAM SO- DIMM ( 128M字× 64位, 2级) [1GB DDR2 SDRAM SO-DIMM (128M words x 64 bits, 2 Ranks)]
分类和应用: 存储内存集成电路动态存储器双倍数据速率时钟
文件页数/大小: 22 页 / 207 K
品牌: ELPIDA [ ELPIDA MEMORY ]
 浏览型号EBE11UD8AGSA-6E-E的Datasheet PDF文件第12页浏览型号EBE11UD8AGSA-6E-E的Datasheet PDF文件第13页浏览型号EBE11UD8AGSA-6E-E的Datasheet PDF文件第14页浏览型号EBE11UD8AGSA-6E-E的Datasheet PDF文件第15页浏览型号EBE11UD8AGSA-6E-E的Datasheet PDF文件第17页浏览型号EBE11UD8AGSA-6E-E的Datasheet PDF文件第18页浏览型号EBE11UD8AGSA-6E-E的Datasheet PDF文件第19页浏览型号EBE11UD8AGSA-6E-E的Datasheet PDF文件第20页  
EBE11UD8AGSA  
-6E  
667  
min.  
-5C  
Frequency (Mbps)  
533  
Parameter  
Symbol  
tWTR  
max.  
min.  
7.5  
max.  
Unit  
ns  
Notes  
Internal write to read command delay  
7.5  
Internal read to precharge command delay tRTP  
7.5  
7.5  
ns  
Exit self refresh to a non-read command  
Exit self refresh to a read command  
tXSNR  
tRFC + 10  
200  
tRFC + 10  
200  
ns  
tXSRD  
tXP  
tCK  
Exit precharge power down to any non-read  
command  
2
2
tCK  
tCK  
tCK  
Exit active power down to read command  
tXARD  
tXARDS  
2
2
3
Exit active power down to read command  
(slow exit/low power mode)  
7AL  
6 AL  
2, 3  
CKE minimum pulse width (high and low  
pulse width)  
tCKE  
tOIT  
3
3
tCK  
ns  
Output impedance test driver delay  
0
12  
0
12  
Auto refresh to active/auto refresh  
command time  
tRFC  
105  
105  
ns  
Average periodic refresh interval  
(0°C TC +85°C)  
tREFI  
7.8  
3.9  
7.8  
3.9  
µs  
µs  
ns  
(+85°C < TC +95°C)  
tREFI  
Minimum time clocks remains ON after CKE  
asynchronously drops low  
tIS + tCK +  
tIH  
tIS + tCK +  
tIH  
tDELAY  
Notes: 1. For each of the terms above, if not already an integer, round to the next higher integer.  
2. AL: Additive Latency.  
3. MRS A12 bit defines which active power down exit timing to be applied.  
4. The figures of Input Waveform Timing 1 and 2 are referenced from the input signal crossing at the  
VIH(AC) level for a rising signal and VIL(AC) for a falling signal applied to the device under test.  
5. The figures of Input Waveform Timing 1 and 2 are referenced from the input signal crossing at the  
VIH(DC) level for a rising signal and VIL(DC) for a falling signal applied to the device under test.  
CK  
DQS  
/CK  
/DQS  
tIS  
tIH  
tIS  
tIH  
tDS tDH  
tDS tDH  
VDDQ  
VDDQ  
VIH (AC)(min.)  
VIH (DC)(min.)  
VREF  
VIH (AC)(min.)  
VIH (DC)(min.)  
VREF  
VIL (DC)(max.)  
VIL (AC)(max.)  
VSS  
VIL (DC)(max.)  
VIL (AC)(max.)  
VSS  
Input Waveform Timing 1 (tDS, tDH)  
Input Waveform Timing 2 (tIS, tIH)  
Data Sheet E0827E10 (Ver. 1.0)  
16  
 复制成功!