欢迎访问ic37.com |
会员登录 免费注册
发布采购

DR8051XP 参数 Datasheet PDF下载

DR8051XP图片预览
型号: DR8051XP
PDF下载: 下载PDF文件 查看货源
内容描述: 高性能的可配置的8位微控制器版本3.10 [High Performance Configurable 8-bit Microcontroller ver 3.10]
分类和应用: 微控制器
文件页数/大小: 11 页 / 130 K
品牌: DCD [ DIGITAL CORE DESIGN ]
 浏览型号DR8051XP的Datasheet PDF文件第1页浏览型号DR8051XP的Datasheet PDF文件第3页浏览型号DR8051XP的Datasheet PDF文件第4页浏览型号DR8051XP的Datasheet PDF文件第5页浏览型号DR8051XP的Datasheet PDF文件第6页浏览型号DR8051XP的Datasheet PDF文件第7页浏览型号DR8051XP的Datasheet PDF文件第8页浏览型号DR8051XP的Datasheet PDF文件第9页  
Up to 8 interrupt sources from peripherals  
Four 8-bit I/O Ports  
Bit addressable data direction for each line  
Read/write of single line and 8-bit group  
Three 16-bit timer/counters  
Timers clocked by internal source  
Auto reload 8/16-bit timers  
De-multiplexed Address/Data bus to allow  
easy connection to memory  
Interface for additional Special Function  
Registers  
Fully synthesizable, static synchronous de-  
sign with positive edge clocking and no in-  
ternal tri-states  
Scan test ready  
Externally gated event counters  
1.3 GHz virtual clock frequency in a 0.35u  
technological process  
Full-duplex serial port  
Synchronous mode, fixed baud rate  
8-bit asynchronous mode, fixed baud rate  
9-bit asynchronous mode, fixed baud rate  
9-bit asynchronous mode, variable baud rate  
I2C bus controller - Master  
7-bit and 10-bit addressing modes  
NORMAL, FAST, HIGH speeds  
Multi-master systems supported  
Clock arbitration and synchronization  
User defined timings on I2C lines  
Wide range of system clock frequencies  
Interrupt generation  
P E R I P H E R A L S  
DoCD™ debug unit  
Processor execution control  
Run  
Halt  
Step into instruction  
Skip instruction  
Read-write all processor contents  
Program Counter (PC)  
Program Memory  
Internal (direct) Data Memory  
Special Function Registers (SFRs)  
External Data Memory  
I2C bus controller - Slave  
Hardware execution breakpoints  
NORMAL speed 100 kbs  
Program Memory  
FAST speed 400 kbs  
Internal (direct) Data Memory  
Special Function Registers (SFRs)  
External Data Memory  
HIGH speed 3400 kbs  
Wide range of system clock frequencies  
User defined data setup time on I2C lines  
Interrupt generation  
Hardware breakpoints activated at a certain  
Program address (PC)  
Address by any write into memory  
Address by any read from memory  
Address by write into memory a required data  
Address by read from memory a required data  
SPI – Master and Slave Serial Peripheral  
Interface  
Supports speeds up ¼ of system clock  
Mode fault error  
Write collision error  
Three wire communication interface  
Power Management Unit  
Power management mode  
Switchback feature  
Four transfer formats supported  
System errors detection  
Allows operation from a wide range of system  
clock frequencies (build-in 5-bit timer)  
Stop mode  
Interrupt generation  
Extended Interrupt Controller  
2 priority levels  
Programmable Watchdog Timer  
16-bit Compare/Capture Unit  
Events capturing  
Up to 7 external interrupt sources  
All trademarks mentioned in this document  
are trademarks of their respective owners.  
http://www.DigitalCoreDesign.com  
http://www.dcd.pl  
Copyright 1999-2003 DCD – Digital Core Design. All Rights Reserved.  
 复制成功!