欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY8C24223-SPPVC 参数 Datasheet PDF下载

CY8C24223-SPPVC图片预览
型号: CY8C24223-SPPVC
PDF下载: 下载PDF文件 查看货源
内容描述: PSoC混合信号阵列 [PSoC Mixed Signal Array]
分类和应用:
文件页数/大小: 41 页 / 618 K
品牌: CYPRESS [ CYPRESS ]
 浏览型号CY8C24223-SPPVC的Datasheet PDF文件第30页浏览型号CY8C24223-SPPVC的Datasheet PDF文件第31页浏览型号CY8C24223-SPPVC的Datasheet PDF文件第32页浏览型号CY8C24223-SPPVC的Datasheet PDF文件第33页浏览型号CY8C24223-SPPVC的Datasheet PDF文件第35页浏览型号CY8C24223-SPPVC的Datasheet PDF文件第36页浏览型号CY8C24223-SPPVC的Datasheet PDF文件第37页浏览型号CY8C24223-SPPVC的Datasheet PDF文件第38页  
CY8C24x23 Final Data Sheet  
3. Electrical Specifications  
2
3.4.8  
AC I C Specifications  
The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V  
and -40°C T 85°C, or 3.0V to 3.6V and -40°C T 85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and  
A
A
are for design guidance only or unless otherwise specified.  
Table 3-26. AC Characteristics of the I2C SDA and SCL Pins  
Standard Mode  
Min Max  
100  
Fast Mode  
Min Max  
Symbol  
SCLI2C  
Description  
SCL Clock Frequency  
Units  
kHz  
Notes  
F
T
0
0
400  
Hold Time (repeated) START Condition. After this  
period, the first clock pulse is generated.  
4.0  
0.6  
µs  
HDSTAI2C  
T
T
T
T
T
T
T
T
LOW Period of the SCL Clock  
HIGH Period of the SCL Clock  
Set-up Time for a Repeated START Condition  
Data Hold Time  
4.7  
4.0  
4.7  
0
1.3  
0.6  
0.6  
0
µs  
µs  
µs  
µs  
ns  
µs  
µs  
ns  
LOWI2C  
HIGHI2C  
SUSTAI2C  
HDDATI2C  
SUDATI2C  
SUSTOI2C  
BUFI2C  
a
Data Set-up Time  
250  
4.0  
100  
0.6  
Set-up Time for STOP Condition  
Bus Free Time Between a STOP and START Condition 4.7  
1.3  
0
Pulse Width of spikes are suppressed by the input fil-  
ter.  
50  
SPI2C  
a. A Fast-Mode I2C-bus device can be used in a Standard-Mode I2C-bus system, but the requirement t  
250 ns must then be met. This will automatically be  
SU;DAT  
the case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data  
bit to the SDA line t  
+ t  
= 1000 + 250 = 1250 ns (according to the Standard-Mode I2C-bus specification) before the SCL line is released.  
rmax SU;DAT  
SDA  
TSPI2C  
TLOWI2C  
TSUDATI2C  
THDSTAI2C  
TBUFI2C  
SCL  
TSUSTOI2C  
TSUSTAI2C  
THDDATI2C  
THDSTAI2C  
THIGHI2C  
S
Sr  
P
S
Figure 3-9. Definition for Timing for Fast/Standard Mode on the I2C Bus  
June 4, 2004  
Document No. 38-12011 Rev. *F  
34  
 复制成功!