欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY7C057V-12AC 参数 Datasheet PDF下载

CY7C057V-12AC图片预览
型号: CY7C057V-12AC
PDF下载: 下载PDF文件 查看货源
内容描述: 3.3V 16K / 32K ×36 FLEx36异步双端口静态RAM [3.3V 16K/32K x 36 FLEx36 Asynchronous Dual-Port Static RAM]
分类和应用:
文件页数/大小: 23 页 / 461 K
品牌: CYPRESS [ CYPRESS SEMICONDUCTOR ]
 浏览型号CY7C057V-12AC的Datasheet PDF文件第1页浏览型号CY7C057V-12AC的Datasheet PDF文件第3页浏览型号CY7C057V-12AC的Datasheet PDF文件第4页浏览型号CY7C057V-12AC的Datasheet PDF文件第5页浏览型号CY7C057V-12AC的Datasheet PDF文件第6页浏览型号CY7C057V-12AC的Datasheet PDF文件第7页浏览型号CY7C057V-12AC的Datasheet PDF文件第8页浏览型号CY7C057V-12AC的Datasheet PDF文件第9页  
CY7C056V
CY7C057V
Functional Description
The CY7C056V and CY7C057V are low-power CMOS 16K
and 32K x 36 dual-port static RAMs. Various arbitration
schemes are included on the devices to handle situations
when multiple processors access the same piece of data. Two
ports are provided, permitting independent, asynchronous ac-
cess for reads and writes to any location in memory. The de-
vices can be utilized as standalone 36-bit dual-port static
RAMs or multiple devices can be combined in order to function
as a 72-bit or wider master/slave dual-port static RAM. An M/S
pin is provided for implementing 72-bit or wider memory appli-
cations without the need for separate master and slave devic-
es or additional discrete logic. Application areas include inter-
processor/multiprocessor designs, communications status
buffering, and dual-port video/graphics memory.
Each port has independent control pins: Chip Enable (CE)
[3]
,
Read or Write Enable (R/W), and Output Enable (OE). Two
flags are provided on each port (BUSY and INT). BUSY sig-
nals that the port is trying to access the same location currently
being accessed by the other port. The Interrupt Flag (INT) per-
mits communication between ports or systems by means of a
mail box. The semaphores are used to pass a flag, or token,
from one port to the other to indicate that a shared resource is
in use. The semaphore logic is comprised of eight shared
latches. Only one side can control the latch (semaphore) at
any time. Control of a semaphore indicates that a shared re-
source is in use. An automatic Power-Down feature is con-
trolled independently on each port by Chip Select (CE
0
and
CE
1
) pins.
The CY7C056V and CY7C057V are available in 144-Pin Thin
Quad Plastic Flatpack (TQFP) and 172-Ball Ball Grid Array
(BGA) packages.
Note:
3. CE is LOW when CE
0
V
IL
and CE
1
V
IH
.
Document #: 38-06055 Rev. **
Page 2 of 23