欢迎访问ic37.com |
会员登录 免费注册
发布采购

CG6462AMT 参数 Datasheet PDF下载

CG6462AMT图片预览
型号: CG6462AMT
PDF下载: 下载PDF文件 查看货源
内容描述: 风扇控制器 [FAN Controller]
分类和应用: 风扇控制器
文件页数/大小: 25 页 / 278 K
品牌: CYPRESS [ CYPRESS ]
 浏览型号CG6462AMT的Datasheet PDF文件第17页浏览型号CG6462AMT的Datasheet PDF文件第18页浏览型号CG6462AMT的Datasheet PDF文件第19页浏览型号CG6462AMT的Datasheet PDF文件第20页浏览型号CG6462AMT的Datasheet PDF文件第22页浏览型号CG6462AMT的Datasheet PDF文件第23页浏览型号CG6462AMT的Datasheet PDF文件第24页浏览型号CG6462AMT的Datasheet PDF文件第25页  
CG64xxAM Preliminary Data Sheet  
3. Electrical Specifications  
2
3.4.7  
AC I C Specifications  
The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V  
and -40°C TA 85°C. Typical parameters apply to 5V at 25°C and are for design guidance only.  
Table 3-15. AC Characteristics of the I2C SDA and SCL Pins for Vcc 4.75V  
Standard Mode  
Min Max  
100  
Fast Mode  
Min Max  
Symbol  
Description  
Units  
kHz  
Notes  
FSCLI2C  
SCL Clock Frequency  
0
0
400  
THDSTAI2C Hold Time (repeated) START Condition. After this period, 4.0  
the first clock pulse is generated.  
0.6  
µs  
TLOWI2C  
THIGHI2C  
LOW Period of the SCL Clock  
HIGH Period of the SCL Clock  
4.7  
4.0  
4.7  
0
1.3  
0.6  
0.6  
0
µs  
µs  
µs  
µs  
TSUSTAI2C Set-up Time for a Repeated START Condition  
THDDATI2C Data Hold Time  
0
0
Data Set-up Time0  
TSUDATI2C  
2500  
4.0  
100a  
0.6  
ns0  
TSUSTOI2C Set-up Time for STOP Condition  
µs  
TBUFI2C  
TSPI2C  
Bus Free Time Between a STOP and START Condition  
Pulse Width of spikes are suppressed by the input filter.  
4.7  
1.3  
0
µs  
50  
ns  
a. A Fast-Mode I2C-bus device can be used in a Standard-Mode I2C-bus system, but the requirement t  
250 ns must then be met. This will automatically be the case if  
SU;DAT  
the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line  
t
+ t  
= 1000 + 250 = 1250 ns (according to the Standard-Mode I2C-bus specification) before the SCL line is released.  
rmax SU;DAT  
SDA  
TSPI2C  
TLOWI2C  
TSUDATI2C  
THDSTAI2C  
TBUFI2C  
SCL  
Figure 3-5. Definition for Timing for Fast/Standard Mode on the I2C Bus  
May 24, 2005  
Document No. 001-00353 Rev. **  
21  
 复制成功!