欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP9315-IBZ 参数 Datasheet PDF下载

EP9315-IBZ图片预览
型号: EP9315-IBZ
PDF下载: 下载PDF文件 查看货源
内容描述: 增强型通用平台的系统级芯片处理器 [Enhanced Universal Platform System-on-Chip Processor]
分类和应用: 微控制器和处理器外围集成电路微处理器时钟
文件页数/大小: 64 页 / 1036 K
品牌: CIRRUS [ CIRRUS LOGIC ]
 浏览型号EP9315-IBZ的Datasheet PDF文件第52页浏览型号EP9315-IBZ的Datasheet PDF文件第53页浏览型号EP9315-IBZ的Datasheet PDF文件第54页浏览型号EP9315-IBZ的Datasheet PDF文件第55页浏览型号EP9315-IBZ的Datasheet PDF文件第57页浏览型号EP9315-IBZ的Datasheet PDF文件第58页浏览型号EP9315-IBZ的Datasheet PDF文件第59页浏览型号EP9315-IBZ的Datasheet PDF文件第60页  
EP9315  
Enhanced Universal Platform SOC Processor  
Table R. 352 Pin Diagram Dimensions  
dimension in mm  
NOM  
dimension in inches  
Symbol  
MIN  
MAX  
MIN  
NOM  
MAX  
A
A1  
A2  
b
2.20  
2.30  
0.60  
2.50  
-
0.087  
0.092  
0.024  
0.046  
0.030  
0.022  
1.063  
0.950  
0.945  
0.709  
1.063  
0.950  
0.945  
0.709  
0.050  
-
0.098  
-
-
-
1.12  
-
1.17  
1.22  
-
0.044  
-
0.048  
-
0.75  
c
0.51  
26.80  
-
0.56  
0.61  
27.20  
-
0.020  
1.055  
-
0.024  
1.071  
-
D
27.00  
24.13  
24.00  
18.00  
27.00  
24.13  
24.00  
18.00  
1.27  
D1  
D2  
D3  
E
23.80  
17.95  
26.80  
-
24.20  
18.05  
27.20  
-
0.937  
0.707  
1.055  
-
0.953  
0.711  
1.071  
-
E1  
E2  
E3  
e
23.80  
17.95  
-
24.20  
18.05  
-
0.937  
0.707  
-
0.953  
0.711  
-
ddd  
q
-
-
0.15  
-
0.006  
30° TYP  
30° TYP  
Note: 1. Controlling Dimension: Millimeter.  
2. Primary Datum C and seating plane are defined by the spherical crowns of the solder balls.  
3. Dimension b is measured at the maximum solder ball diameter, parallel to Primary Datum C.  
4. There shall be a minimum clearance of 0.25 mm between the edge of the solder ball and the body edge.  
5. Reference Document: JEDEC MO-151, BAL-2  
352 Pin BGA Pinout (Bottom View)  
The following table shows the 352 pin BGA pinout. (For better understanding, compare the coordinates on the x and y  
axis on Figure 40, "352 PIN BGA PINOUT", on page 57 with Figure 40, "352 Pin PBGA Pin Diagram", on page 55.  
• VDD_core is CVDD.  
• VDD_ring is RVDD.  
• All core and ring grounds are connected together and are labelled GND.  
• Other special power requirements are clearly labelled (i.e. H18=ADC_VDD and H19=ADC_GND).  
• NC means that the pin is not connected.  
56  
©Copyright 2005 Cirrus Logic (All Rights Reserved)  
DS638PP4