欢迎访问ic37.com |
会员登录 免费注册
发布采购

CS8900A-IQZ 参数 Datasheet PDF下载

CS8900A-IQZ图片预览
型号: CS8900A-IQZ
PDF下载: 下载PDF文件 查看货源
内容描述: 水晶局域网? ISA以太网控制器 [Crystal LAN ⑩ ISA Ethernet Controller]
分类和应用: 微控制器和处理器串行IO控制器通信控制器外围集成电路PC局域网以太网时钟
文件页数/大小: 138 页 / 2374 K
品牌: CIRRUS [ CIRRUS LOGIC ]
 浏览型号CS8900A-IQZ的Datasheet PDF文件第72页浏览型号CS8900A-IQZ的Datasheet PDF文件第73页浏览型号CS8900A-IQZ的Datasheet PDF文件第74页浏览型号CS8900A-IQZ的Datasheet PDF文件第75页浏览型号CS8900A-IQZ的Datasheet PDF文件第77页浏览型号CS8900A-IQZ的Datasheet PDF文件第78页浏览型号CS8900A-IQZ的Datasheet PDF文件第79页浏览型号CS8900A-IQZ的Datasheet PDF文件第80页  
CS8900A  
Crystal LAN™ Ethernet Controller  
eration. The Transmit Command tells the  
CS8900A that the host has a frame to be  
transmitted, as well as how that frame should  
be transmitted. This port is mapped into Pack-  
etPage base + 0144h. See Register 9 in  
Section 4.4 on page 49 for more information.  
I/O base + 000Bh  
I/O base + 000Ah  
F
E
D
C
B
A
9
8
7
6
5
4
3
2
1
0
4.10.3 TxLength Port  
The length of the frame to be transmitted is  
written here immediately after the Transmit  
Command is written. This port is mapped into  
PacketPage base + 0146h.  
P acketP age Register Address  
Bit F: 0 = Pointer rem ains fixed  
1 = Auto-Increm ents to next word location  
4.10.4 Interrupt Status Queue Port  
Figure 18. PacketPage Pointer  
This port contains the current value of the In-  
terrupt Status Queue (ISQ). The ISQ is located  
at PacketPage base + 0120h. For a more de-  
tailed description of the ISQ, see Section 5.1  
on page 78.  
4.10.7 I/O Mode Operation  
For an I/O Read or Write operation, the AEN  
pin must be low, and the 16-bit I/O address on  
the ISA System Address bus (SA0 - SA15)  
must match the address space of the  
CS8900A. For a Read, the IOR pin must be  
low, and for a Write, the IOW pin must be low.  
4.10.5 PacketPage Pointer Port  
The PacketPage Pointer Port is written when-  
ever the host wishes to access any of the  
CS8900A's internal registers. The first 12 bits  
(bits 0 through B) provide the internal address  
of the target register to be accessed during the  
current operation. The next three bits (C, D,  
and E) are read-only and will always read as  
011b. Any convenient value may be written to  
these bits when writing to the PacketPage  
Pointer Port. The last bit (Bit F) indicates  
whether or not the PacketPage Pointer should  
be auto-incremented to the next word location.  
Figure 18 shows the structure of the Pack-  
etPage Pointer.  
Note: The ISA Latchable Address Bus (LA17 -  
LA23) is not needed for applications that use  
only I/O Mode and Receive DMA operation.  
4.10.8 Basic I/O Mode Transmit  
I/O Mode transmit operations occur in the fol-  
lowing order (using interrupts):  
1) The host bids for storage of the frame by  
writing the Transmit Command to the TxC-  
MD Port (I/O base + 0004h) and the trans-  
mit frame length to the TxLength Port (I/O  
base + 0006h).  
2) The host reads the BusST register (Regis-  
ter 18) to see if the Rdy4TxNOW bit (Bit 8)  
is set. To read the BusST register, the host  
must first set the PacketPage Pointer at the  
correct location by writing 0138h to the  
PacketPage Pointer Port (I/O base +  
000Ah). It can then read the BusST regis-  
ter from the PacketPage Data Port (I/O  
4.10.6 PacketPage Data Ports 0 and 1  
The PacketPage Data Ports are used to trans-  
fer data to and from any of the CS8900A's in-  
ternal registers. Port 0 is used for 16-bit  
operations and Port 0 and 1 are used for 32-bit  
operations (lower-order word in Port 0).  
CIRRUS LOGIC PRODUCT DATASHEET  
76  
DS271F4  
 复制成功!