欢迎访问ic37.com |
会员登录 免费注册
发布采购

CS5014-BL28 参数 Datasheet PDF下载

CS5014-BL28图片预览
型号: CS5014-BL28
PDF下载: 下载PDF文件 查看货源
内容描述: 16 , 14和12位,自校准的A / D转换器 [16, 14 & 12-Bit, Self-Calibrating A/D Converters]
分类和应用: 转换器
文件页数/大小: 46 页 / 401 K
品牌: CIRRUS [ CIRRUS LOGIC ]
 浏览型号CS5014-BL28的Datasheet PDF文件第18页浏览型号CS5014-BL28的Datasheet PDF文件第19页浏览型号CS5014-BL28的Datasheet PDF文件第20页浏览型号CS5014-BL28的Datasheet PDF文件第21页浏览型号CS5014-BL28的Datasheet PDF文件第23页浏览型号CS5014-BL28的Datasheet PDF文件第24页浏览型号CS5014-BL28的Datasheet PDF文件第25页浏览型号CS5014-BL28的Datasheet PDF文件第26页  
CS5012A, CS5014, CS5016  
Analog Input Range/Coding Format  
The digital and analog supplies to the  
CS5012A/14/16 are pinned out separately to  
minimize coupling between the analog and digital  
sections of the chip. All four supplies should be  
decoupled to their respective grounds using  
0.1 µF ceramic capacitors. If significant low-fre-  
quency noise is present on the supplies, 1 µF  
tantalum capacitors are recommended in parallel  
with the 0.1 µF capacitors.  
The reference voltage directly defines the input  
voltage range in both the unipolar and bipolar  
configurations. In the unipolar configuration  
(BP/UP low), the first code transition occurs  
0.5 LSB above AGND, and the final code transi-  
tion occurs 1.5 LSB’s below VREF. Coding is in  
straight binary format. In the bipolar configura-  
tion (BP/UP high), the first code transition occurs  
0.5 LSB above -VREF and the last transition oc-  
curs 1.5 LSB’s below +VREF. Coding is in an  
offset-binary format. Positive full scale gives a  
digital output of all ones, and negative full scale  
gives a digital output of all zeros.  
The positive digital power supply of the  
CS5012A/14/16 must never exceed the positive  
analog supply by more than a diode drop or the  
device could experience permanent damage. If  
the two supplies are derived from separate  
sources, care must be taken that the analog sup-  
ply comes up first at power-up. The system  
connection diagram in Figure 36 shows a decou-  
pling scheme which allows the CS5012A/14/16  
The BP/UP mode pin may be switched after cali-  
bration without having to recalibrate the  
converter. However, the BP/UP mode should be  
changed during the previous conversion cycle,  
that is, between HOLD falling and EOC falling.  
If BP/UP is changed at any other time, one  
dummy conversion cycle must be allowed for  
proper acquisition of the input.  
±
to be powered from a single set of 5V rails.  
As with any high-precision A/D converter, the  
CS5012A/14/16 require careful attention to  
grounding and layout arrangements. However, no  
unique layout issues must be addressed to prop-  
erly apply the device. The CDB5012/14/16  
evaluation board is available for the  
CS5012A/14/16, which avoids the need to de-  
sign, build, and debug a high-precision PC board  
to initially characterize the part. The board comes  
with a socketed CS5012A/14/16, and can be  
quickly reconfigured to simulate any combination  
of sampling, calibration, CLKIN, and analog in-  
put range conditions.  
Grounding and Power Supply Decoupling  
The CS5012A/14/16 use the analog ground con-  
nection, AGND, only as a reference voltage. No  
dc power currents flow through the AGND con-  
nection, and it is completely independent of  
DGND. However, any noise riding on the AGND  
input relative to the system’s analog ground will  
induce conversion errors. Therefore, both the ana-  
log input and reference voltage should be referred  
to the AGND pin, which should be used as the  
entire system’s analog ground reference point.  
2-28  
DS14F6  
 复制成功!