欢迎访问ic37.com |
会员登录 免费注册
发布采购

CS42448-DQZ 参数 Datasheet PDF下载

CS42448-DQZ图片预览
型号: CS42448-DQZ
PDF下载: 下载PDF文件 查看货源
内容描述: 108分贝192千赫6英寸,8出CODEC [108 dB, 192 kHz 6-in, 8-out CODEC]
分类和应用:
文件页数/大小: 70 页 / 1151 K
品牌: CIRRUS [ CIRRUS LOGIC ]
 浏览型号CS42448-DQZ的Datasheet PDF文件第50页浏览型号CS42448-DQZ的Datasheet PDF文件第51页浏览型号CS42448-DQZ的Datasheet PDF文件第52页浏览型号CS42448-DQZ的Datasheet PDF文件第53页浏览型号CS42448-DQZ的Datasheet PDF文件第55页浏览型号CS42448-DQZ的Datasheet PDF文件第56页浏览型号CS42448-DQZ的Datasheet PDF文件第57页浏览型号CS42448-DQZ的Datasheet PDF文件第58页  
Function:  
When enabled, these bits will invert the signal polarity of their respective channels.  
6.13 STATUS CONTROL (ADDRESS 18H)  
7
6
5
4
3
2
1
0
Reserved  
Reserved  
Reserved  
Reserved  
INT1  
INT0  
Reserved  
Reserved  
6.13.1 INTERRUPT PIN CONTROL (INT[1:0])  
Default = 00  
00 - Active high; high output indicates interrupt condition has occurred  
01 - Active low, low output indicates an interrupt condition has occurred  
10 - Open drain, active low. Requires an external pull-up resistor on the INT pin.  
11 - Reserved  
Function:  
Determines how the Interrupt pin (INT) will indicate an interrupt condition.  
For DAC and ADC clock errors, the INT pin is set to “Level Active Mode” and will become active during  
the clock error. For the ADCx_OVFL error, the INT pin is set to Level Active Mode and will become  
active during the overflow error.  
6.14 STATUS (ADDRESS 19H) (READ ONLY)  
7
6
5
4
3
2
1
0
Reserved  
Reserved  
Reserved  
DAC_CLK Error ADC_CLK Error ADC3_OVFL  
ADC2_OVFL  
ADC1_OVFL  
For all bits in this register, a “1” means the associated error condition has occurred at least once since the register  
was last read. A”0” means the associated error condition has NOT occurred since the last reading of the register.  
Reading the register resets all bits to 0. Status bits that are masked off in the associated mask register will always  
be “0” in this register.  
6.14.1 DAC CLOCK ERROR (DAC_CLK ERROR)  
Default = x  
Function:  
Indicates an invalid MCLK to DAC_LRCK ratio. This status flag is set to “Level Active Mode” and be-  
comes active during the error condition. See “System Clocking” on page 32 for valid clock ratios.  
6.14.2 ADC CLOCK ERROR (ADC_CLK ERROR)  
Default = x  
Function:  
Indicates an invalid MCLK to ADC_LRCK ratio. This status flag is set to “Level Active Mode” and be-  
comes active during the error condition. See “System Clocking” on page 32 for valid clock ratios.  
54  
DS648PP2  
 复制成功!