CS2000-CP
TABLE OF CONTENTS
1. PIN DESCRIPTION ................................................................................................................................. 4
2. TYPICAL CONNECTION DIAGRAM ..................................................................................................... 5
3. CHARACTERISTICS AND SPECIFICATIONS ...................................................................................... 6
ABSOLUTE MAXIMUM RATINGS ........................................................................................................ 6
RECOMMENDED OPERATING CONDITIONS .................................................................................... 6
DC ELECTRICAL CHARACTERISTICS ................................................................................................ 6
AC ELECTRICAL CHARACTERISTICS ................................................................................................ 7
CONTROL PORT SWITCHING CHARACTERISTICS- I²C FORMAT ................................................... 8
CONTROL PORT SWITCHING CHARACTERISTICS - SPI FORMAT ................................................. 9
4. ARCHITECTURE OVERVIEW ............................................................................................................. 10
4.1 Delta-Sigma Fractional-N Frequency Synthesizer ......................................................................... 10
4.2 Hybrid Analog-Digital Phase Locked Loop .................................................................................... 10
4.2.1 Fractional-N Source Selection for the Frequency Synthesizer .............................................. 11
5. APPLICATIONS ................................................................................................................................... 12
5.1 Timing Reference Clock Input ........................................................................................................ 12
5.1.1 Internal Timing Reference Clock Divider ............................................................................... 12
5.1.2 Crystal Connections (XTI and XTO) ...................................................................................... 12
5.1.3 External Reference Clock (REF_CLK) .................................................................................. 13
5.2 Frequency Reference Clock Input, CLK_IN ................................................................................... 13
5.2.1 CLK_IN Frequency Detector ................................................................................................. 13
5.2.2 CLK_IN Skipping Mode ......................................................................................................... 13
5.3 Output to Input Frequency Ratio Configuration ............................................................................. 14
5.3.1 User Defined Ratio (RUD), Frequency Synthesizer Mode .................................................... 14
5.3.2 User Defined Ratio (RUD), Hybrid PLL Mode ....................................................................... 14
5.3.3 Manual Ratio Modifier (R-Mod) ............................................................................................. 15
5.3.4 Automatic Ratio Modifier (Auto R-Mod) - Hybrid PLL Mode Only ......................................... 15
5.3.5 Effective Ratio (REFF) .......................................................................................................... 16
5.3.6 Fractional-N Source Selection ............................................................................................... 17
5.3.6.1 Manual Fractional-N Source Selection for the Frequency Synthesizer ..................... 17
5.3.6.2 Automatic Fractional-N Source Selection for the Frequency Synthesizer ................. 17
5.3.7 Ratio Configuration Summary ............................................................................................... 18
5.4 PLL Clock Output ........................................................................................................................... 19
5.5 Auxiliary Output .............................................................................................................................. 19
5.6 Clock Output Stability Considerations ............................................................................................ 20
5.6.1 Output Switching ................................................................................................................... 20
5.6.2 PLL Unlock Conditions .......................................................................................................... 20
6. SPI / I²C CONTROL PORT ................................................................................................................... 21
6.1 SPI Control ..................................................................................................................................... 21
6.2 I²C Control ...................................................................................................................................... 21
6.3 Memory Address Pointer ............................................................................................................... 23
6.3.1 Map Auto Increment .............................................................................................................. 23
7. REGISTER QUICK REFERENCE ........................................................................................................ 23
8. REGISTER DESCRIPTIONS ................................................................................................................ 24
8.1 Device I.D. and Revision (Address 01h) ....................................................................................... 24
8.1.1 Device Identification (Device[4:0])- Read Only ...................................................................... 24
8.1.2 Device Revision (Revision[2:0])- Read Only ......................................................................... 24
8.2 Device Control (Address 02h) ........................................................................................................ 24
8.2.1 Unlock Indicator (Unlock) - Read Only .................................................................................. 24
8.2.2 PLL Input Sample Rate Indicator (FsDet[1:0]) - Read Only .................................................. 24
8.2.3 Auxiliary Output Disable (AuxOutDis) ................................................................................... 25
8.2.4 PLL Clock Output Disable (ClkOutDis) .................................................................................. 25
8.3 Device Configuration 1 (Address 03h) ........................................................................................... 25
2
DS761A2