欢迎访问ic37.com |
会员登录 免费注册
发布采购

TMC22191 参数 Datasheet PDF下载

TMC22191图片预览
型号: TMC22191
PDF下载: 下载PDF文件 查看货源
内容描述: 数字视频编码器/分层引擎 [Digital Video Encoders/Layering Engine]
分类和应用: 编码器
文件页数/大小: 60 页 / 394 K
品牌: CADEKA [ CADEKA MICROCIRCUITS LLC. ]
 浏览型号TMC22191的Datasheet PDF文件第4页浏览型号TMC22191的Datasheet PDF文件第5页浏览型号TMC22191的Datasheet PDF文件第6页浏览型号TMC22191的Datasheet PDF文件第7页浏览型号TMC22191的Datasheet PDF文件第9页浏览型号TMC22191的Datasheet PDF文件第10页浏览型号TMC22191的Datasheet PDF文件第11页浏览型号TMC22191的Datasheet PDF文件第12页  
TMC22091/TMC22191  
PRODUCT SPECIFICATION  
Pin Descriptions (continued)  
Pin Number  
84-Lead 100-Lead  
Pin Name  
OL  
PLCC  
MQFP  
Value  
Pin Function Description  
29, 48-51 97, 22-25  
TTL  
Overlay Data Inputs (TMC22191 only). 30 of the 256  
locations of the CLUT may be reserved for overlay operation.  
These CLUT locations are directly accessed by five input pins,  
4-0  
OL . OL  
are entered into the TMC22191 on a pixel-by-  
pixel basis and select which of the 30 overlay colors is to be  
4-0 4-0  
encoded. When all five OL  
occurs.  
inputs are LOW, no overlay  
4-0  
BYPASS  
28  
96  
TTL  
CLUT Bypass Control (TMC22191 only). When BYPASS is  
HIGH, the CLUT is in the pixel data path within the TMC22191.  
When BYPASS is LOW, pixel data bypasses the CLUT.  
BYPASS is active only for certain modes of the Layering  
Control Register (LCR) when the Format Control Register bit 6  
is HIGH.  
Genlock Interface  
GHSYNC  
83  
82  
64  
63  
CMOS Genlock Horizontal Sync. In Genlock mode, the TMC22x91  
will start a new horizontal line (blank-to-sync-edge transition)  
with each falling edge of GHSYNC. In non-genlock modes, the  
TMC22x91 ignores GHSYNC. The internal pixel clock, PCK, is  
aligned with the falling edge of VHSYNC or GHSYNC (Genlock  
mode).  
GVSYNC  
CMOS Genlock Vertical Sync. In Genlock mode, the TMC22x91 will  
start a new vertical sync sequence at line 1 field 1 whenever  
GVSYNC and GHSYNC are coincident such that they are  
clocked into the TMC22x91 on the same rising edge of PXCK.  
If GVSYNC falls at any other time, the TMC22x91 will assume  
that this marks the start of field 2, and will ignore it (in odd-field  
sync mode) or (in all-field sync mode) respond by generating a  
single vertical sync pulse, followed by 2 (PAL) or 2.5 (NTSC)  
lines of vertical sync, keyed to the next falling edge on  
GHSYNC. See Interface Control Register bit 0 for odd-field and  
all-field operation.  
CVBS  
44-47,84, 18-21,  
TTL  
Composite Video Inputs. The encoder receives digitized  
video, subcarrier phase, and subcarrier frequency over this 8-  
bit bus at the PCK rate. This data may be provided by the  
companion TMC22071 Genlocking Video Digitizer. In Genlock  
mode, the TMC22x91 expects subcarrier phase and frequency  
data during each line’s horizontal sync interval, as well as video  
data when keying is engaged, transferred at the PCK rate.  
7-0  
1-3  
65-68  
Microprocessor Interface  
D
14-21  
82-89  
74-75  
TTL  
TTL  
Data I/O Port. All control parameters are loaded into and read  
back over this 8-bit port. For digital testing, the five lower bits  
can also serve as a two-cycle 10-bit data output port. For D/A  
converter testing, it can be used as a 10-bit two-cycle input  
port, facilitating, for example, ramp-based D/A converter  
linearity tests.  
7-0  
A
1-0  
8-9  
µProc Port Controls. As in a RAMDAC, this control governs  
whether the microprocessor interface selects a table address  
or reads/writes table contents. It also governs setting and  
verification of the TMC22x91’s internal operating modes, also  
over port D  
.
7-0  
8
 复制成功!