PRELIMINARY
Data Sheet
Electrical Characteristics - CDK2308A
(AV
DD
=1.8V, DV
DD
=1.8V, DV
DDCLK
=1.8V, OV
DD
=2.5V, 20MSPS clock, 50% clock duty cycle, -1dBFS 8MHz input signal,
13-bit output, unless otherwise noted)
symbol
Performance
Parameter
conditions
F
IN
= 2MHz
Min
typ
61.7
61.6
61.6
61.6
61.7
61.6
60.5
61.6
84.1
85.5
70.3
87.5
-88.8
-89.5
-95.9
-91.4
-89.5
-90.5
-70.3
-89.7
10.0
9.9
9.8
9.9
-105
Max
units
CDK2308
Dual, 20/40/65/80MSPS, 10-bit Analog-to-Digital Converters
dBFS
dBFS
dBFS
dBFS
dBFS
dBFS
dBFS
dBFS
dBc
dBc
dBc
dBc
dBc
dBc
dBc
dBc
dBc
dBc
dBc
dBc
bits
bits
bits
bits
dBc
SNR
Signal to Noise Ratio
F
IN
= 8MHz
F
IN
= FS / 2
F
IN
= 20MHz
F
IN
= 2MHz
F
IN
= 8MHz
F
IN
= FS / 2
F
IN
= 20MHz
F
IN
= 2MHz
F
IN
= 8MHz
F
IN
= FS / 2
F
IN
= 20MHz
F
IN
= 2MHz
F
IN
= 8MHz
F
IN
= FS / 2
F
IN
= 20MHz
F
IN
= 2MHz
F
IN
= 8MHz
F
IN
= FS / 2
F
IN
= 20MHz
F
IN
= 2MHz
F
IN
= 8MHz
F
IN
= FS / 2
F
IN
= 20MHz
Signal crosstalk between channels, F
IN1
=
8MHz, F
IN0
= 9.9MHz
SNDR
Signal to Noise and Distortion Ratio
SFDR
Spurious Free Dynamic Range
HD2
Second order Harmonic Distortion
HD3
Third order Harmonic Distortion
ENOB
Effective number of Bits
X
TALK
Crosstalk
Power Supply
AI
DD
DI
DD
Analog Supply Current
Digital Supply Current
Digital core supply
2.5V output driver supply, sine wave input,
F
IN
= 1MHz
2.5V output driver supply, sine wave input,
F
IN
= 1MHz, CLK_EXT disabled
OV
DD
= 2.5V, 5pF load on output bits,
F
IN
= 1MHz, CLK_EXT disabled
OV
DD
= 2.5V, 5pF load on output bits,
F
IN
= 1MHz, CLK_EXT disabled
Power Dissipation, Sleep mode one channel
Power Dissipation, Sleep mode both channels
20
15
8.2
1.7
2.8
2.3
14.8
8.8
23.7
9.9
15.2
7.7
mA
mA
mA
mA
mW
mW
mW
µW
mW
mW
MSPS
MSPS
OI
DD
Output Driver Supply
Analog Power Dissipation
Digital Power Dissipation
Total Power Dissipation
Power Down Dissipation
Sleep Mode 1
Sleep Mode 2
Rev 0.1.1
Clock Inputs
Max. Conversion Rate
Min. Conversion Rate
©2008 CADEKA Microcircuits LLC
www.cadeka.com
6