欢迎访问ic37.com |
会员登录 免费注册
发布采购

CDK2307BILP64 参数 Datasheet PDF下载

CDK2307BILP64图片预览
型号: CDK2307BILP64
PDF下载: 下载PDF文件 查看货源
内容描述: 双通道, 20/40/ 65 / 80MSPS , 12月13日位模拟数字转换器 [Dual, 20/40/65/80MSPS, 12/13-bit Analog-to-Digital Converters]
分类和应用: 转换器
文件页数/大小: 16 页 / 1142 K
品牌: CADEKA [ CADEKA MICROCIRCUITS LLC. ]
 浏览型号CDK2307BILP64的Datasheet PDF文件第3页浏览型号CDK2307BILP64的Datasheet PDF文件第4页浏览型号CDK2307BILP64的Datasheet PDF文件第5页浏览型号CDK2307BILP64的Datasheet PDF文件第6页浏览型号CDK2307BILP64的Datasheet PDF文件第8页浏览型号CDK2307BILP64的Datasheet PDF文件第9页浏览型号CDK2307BILP64的Datasheet PDF文件第10页浏览型号CDK2307BILP64的Datasheet PDF文件第11页  
Data Sheet
Electrical Characteristics - CDK2307B
(AVDD = 1.8V, DVDD = 1.8V, DVDDCLK = 1.8V, OVDD = 2.5V, 40MSPS clock, 50% clock duty cycle,
-1dBFS 8MHz input signal, 13-bit output, unless otherwise noted)
Symbol
Performance
Parameter
Conditions
F
IN
= 2MHz
Min
Typ
72.5
Max
Units
CDK2307
Dual, 20/40/65/80MSPS, 12/13-bit Analog-to-Digital Converters
dBFS
dBFS
dBFS
dBFS
dBFS
dBFS
dBFS
dBFS
dBc
dBc
dBc
dBc
dBc
dBc
dBc
dBc
dBc
dBc
dBc
dBc
bits
bits
bits
bits
dB
SNR
Signal to Noise Ratio
F
IN
= 8MHz
F
IN
FS/2
F
IN
= 30MHz
F
IN
= 2MHz
F
IN
= 8MHz
F
IN
FS/2
F
IN
= 30MHz
F
IN
= 2MHz
F
IN
= 8MHz
F
IN
FS/2
F
IN
= 30MHz
F
IN
= 2MHz
F
IN
= 8MHz
F
IN
FS/2
F
IN
= 30MHz
F
IN
= 2MHz
F
IN
= 8MHz
F
IN
FS/2
F
IN
= 30MHz
F
IN
= 2MHz
F
IN
= 8MHz
F
IN
FS/2
F
IN
= 30MHz
Signal crosstalk between channels, F
IN1
=
8MHz, F
IN0
= 9.9MHz
71.9
72.7
72
70.8
71.7
SINAD
Signal to Noise and Distortion Ratio
71
72.1
71.5
71.2
81
SFDR
Spurious Free Dynamic Range
75
81
80
80
-90
HD2
Second order Harmonic Distortion
-85
-95
-95
-90
-81
HD3
Third order Harmonic Distortion
-75
-81
-80
-80
11.6
ENOB
Effective number of Bits
11.5
11.7
11.6
11.5
-102
X
TALK
Crosstalk
Power Supply
AIDD
DIDD
Analog Supply Current
Digital Supply Current
Digital core supply
2.5V output driver supply, sine wave input,
F
IN
= 1MHz
2.5V output driver supply, sine wave input,
F
IN
= 1MHz, CLK_EXT disabled
OVDD = 2.5V, 5pF load on output bits,
F
IN
= 1MHz, CLK_EXT disabled
OVDD = 2.5V, 5pF load on output bits,
F
IN
= 1MHz, CLK_EXT disabled
Power Dissipation, Sleep mode one channel
Power Dissipation, Sleep mode both channels
40
20
21.1
3.3
5.3
4.4
38.0
16.9
54.9
9.7
36.1
14.2
mA
mA
mA
mA
mW
mW
mW
µW
mW
mW
MSPS
MSPS
OIDD
Output Driver Supply
Analog Power Dissipation
Digital Power Dissipation
Total Power Dissipation
Power Down Dissipation
Sleep Mode 1
Sleep Mode 2
Rev 2A
Clock Inputs
Max. Conversion Rate
Min. Conversion Rate
©2009 CADEKA Microcircuits LLC
www.cadeka.com
7