欢迎访问ic37.com |
会员登录 免费注册
发布采购

AS8ERLC128K32QB 参数 Datasheet PDF下载

AS8ERLC128K32QB图片预览
型号: AS8ERLC128K32QB
PDF下载: 下载PDF文件 查看货源
内容描述: 128K ×32的耐辐射EEPROM可作为军用规格 [128K x 32 Radiation Tolerant EEPROM AVAILABLE AS MILITARY SPECIFICATIONS]
分类和应用: 可编程只读存储器电动程控只读存储器电可擦编程只读存储器
文件页数/大小: 18 页 / 551 K
品牌: AUSTIN [ AUSTIN SEMICONDUCTOR ]
 浏览型号AS8ERLC128K32QB的Datasheet PDF文件第7页浏览型号AS8ERLC128K32QB的Datasheet PDF文件第8页浏览型号AS8ERLC128K32QB的Datasheet PDF文件第9页浏览型号AS8ERLC128K32QB的Datasheet PDF文件第10页浏览型号AS8ERLC128K32QB的Datasheet PDF文件第12页浏览型号AS8ERLC128K32QB的Datasheet PDF文件第13页浏览型号AS8ERLC128K32QB的Datasheet PDF文件第14页浏览型号AS8ERLC128K32QB的Datasheet PDF文件第15页  
PRELIMINARY  
SPECIFICATION  
EEPROM  
AS8ERLC128K32  
Austin Semiconductor, Inc.  
WE\, CE\ Pin Operation  
may act as a trigger and turn the EEPROM to programming  
mode by mistake. To prevent this phenomenon, this device has  
a noise cancellation function that cuts noise if its width is 20ns  
or less in program mode.  
During a write cycle, address are latched by the falling edge  
of WE\ or CE\, and data is latched by the rising edge of WE\  
or CE\.  
Be careful not to allow noise of a width more than  
20ns on the control pins. See Diagram 1 below.  
Write/Erase Endurance and Data Retention Time  
The endurance is 104 cycles in case of the page programming  
and 103 cycles in case of the byte programming (1% cumula-  
tive failure rate). The data retention time is more than 10  
years when a device is page-programmed less than 104 cycles.  
2. Data Protection at VCC On/Off  
When VCC is turned on or off, noise on the control  
pins generated by external circuits (CPU, etc.) may act as a  
trigger and turn the EEPROM to program mode by mistake.  
To prevent this unintentional programming, the EEPROM must  
be kept in an unprogrammable state while the CPR is in an  
unstable state.  
RDY/Busy\ SIGNAL  
RDY/Busy\ signal also allows status of the EEPROM to  
be determined. The RDY/Busy\ signal has high impedance  
except in write cycle and is lowered to VOL after the first write  
signal. At the end of the write cycle, the RDY/Busy\ signal  
changes state to high impedance. This allows many  
AS8ERLC128K32 devices RDY/Busy\ signal lines to be wired-  
OR together.  
NOTE: The EEPROM should be kept in  
unprogrammable state during VCC on/off by using CPU RE-  
SET signal. See the timing diagram below.  
DIAGRAM 1  
PROGRAMMING/ERASE  
The AS8ERLC128K32 does NOT employ a BULK-erase  
function. The memory cells can be programmed ‘0’ or ‘1’. A  
write cycle performs the function of erase & write on every  
cycle with the erase being transparent to the user. The internal  
erase data state is considered to be ‘1’. To program the memory  
array with background of ALL 0’s or All 1’s, the user would  
program this data using the page mode write operation to pro-  
gram all 1024 128-byte pages.  
Data Protection  
1. Data Protection against Noise on Control Pins (CE\,  
OE\, WE\) During Operation  
During readout or standby, noise on the control pins  
DATA PROTECTION AT VCC ON/OFF  
VCC  
CPU  
RESET  
*Unprogrammable  
*Unprogrammable  
Austin Semiconductor, Inc. reserves the right to change products or specifications without notice.  
AS8ERLC128K32  
Rev. 1.9 06/06  
11