欢迎访问ic37.com |
会员登录 免费注册
发布采购

AS4SD2M32DGX-6XT 参数 Datasheet PDF下载

AS4SD2M32DGX-6XT图片预览
型号: AS4SD2M32DGX-6XT
PDF下载: 下载PDF文件 查看货源
内容描述: 512K ×32× 4银行( 64 MB) SDRAM同步 [512K x 32 x 4 Banks (64-Mb) Synchronous SDRAM]
分类和应用: 内存集成电路光电二极管动态存储器
文件页数/大小: 52 页 / 1943 K
品牌: AUSTIN [ AUSTIN SEMICONDUCTOR ]
 浏览型号AS4SD2M32DGX-6XT的Datasheet PDF文件第1页浏览型号AS4SD2M32DGX-6XT的Datasheet PDF文件第2页浏览型号AS4SD2M32DGX-6XT的Datasheet PDF文件第4页浏览型号AS4SD2M32DGX-6XT的Datasheet PDF文件第5页浏览型号AS4SD2M32DGX-6XT的Datasheet PDF文件第6页浏览型号AS4SD2M32DGX-6XT的Datasheet PDF文件第7页浏览型号AS4SD2M32DGX-6XT的Datasheet PDF文件第8页浏览型号AS4SD2M32DGX-6XT的Datasheet PDF文件第9页  
SDRAM  
AS4SD2M32  
Austin Semiconductor, Inc.  
PIN DESCRIPTIONS  
PIN NUMBER  
SYMBOL  
TYPE  
DESCRIPTION  
Clock: CLK is driven by the system clock. All SDRAM input  
signals are sampled on the positive edge of CLK. CLK also  
increments the internal burst counter and controls the output  
registers.  
68  
CLK  
Input  
Clock Enable: CKE activates (HIGH) and deactivates (LOW) the  
CLK signal. Deactivating the clock provides PRECHARGE  
POWER-DOWN and SLEF REFRESH operation (all banks idle),  
ACTIVE POWER-DOWN (row active in any bank) or CLOCK  
SUSPEND operation (burst/access in progress). CKE is  
synchronous except after the device enters power-down and self  
refresh modes, where CKE becomes asynchronous until after  
exiting the same mode. The input buffers, including CLK, are  
disabled during power-down and self refresh modes, providing low  
standby power. CKE may be tied HIGH.  
67  
CKE  
Input  
Chip Select: CS\ enables (registered LOW) and disables  
(registered HIGH) the command decoder. All commands are  
20  
CS\  
Input masked when CS\ is registered HIGH. CS\ provides for external  
bank selection on systems with multiple banks. CS\ in considered  
part of the command code.  
WE\, CAS\,  
RAS\  
Command Inputs: WE\, CAS\ and RAS\ (along with CS\) define  
the command being entered.  
17, 18, 19  
Input  
Input/Output Mask: DQM is an input mask signal for write  
accesses and an output enable signal for read accesses. Input  
data is masked when DWM is sampled HIGH during a WRITE  
Input cycle. The outptu buffers are placed in a High-Z state (two-clock  
latency) when DQM is sampled HIGH during a READ cycle.  
DQM0 corresponds to DQ0-7, DQM2 to DQ16-23, DQM3 to  
DQ24-31  
DQM0, DQM1,  
DQM2, DQM3  
16,71,28,59  
Bank Address Inputs: BA0 and BA1 define to which bank the  
Input ACTIVE, READ, WRITE, or PRECHARGE command is being  
applied.  
22, 23  
BA0, BA1  
Address Inputs: A0-A12 are sampled during the ACTIVE  
command (row address A0-A12) and READ/WRITE command  
(column-address A0-A8; with A10 defining auto precharge) to  
25, 26, 27, 60, 61, 62, 63, 64,  
65, 66, 24  
select one location out of the memory array in the respective  
Input  
A0 - A10  
bank. A10 is sampled during a PRECHARGE command to  
determine if all banks are to be prechaged (A10 [HIGH]) or bank  
selected by (A10 [LOW]). The address inputs also provide the  
op-code during LOAD MODE REGISTER COMMAND.  
2,4,5,7,8,10,11,13,74,76,77,  
79,80,82,83,85,31,33,34,36,3  
7,39,40,42,45,47,48,50,51,53  
,54,56  
DQ0 - DQ31  
NC  
I/O Data Input/Output: Data bus  
14, 21, 30, 57, 69, 70, 73  
3,9,35,41,49,55,75,81  
---  
No Connect: These pins should be left unconnected.  
DQ Power: Isolated DQ power to the die for improved noise  
immunity.  
V
Q
Supply  
DD  
DQ Ground: Isolated DQ ground to the die for imporved noise  
immunity.  
6,12,32,38,46,52,78,84  
V
Q
Supply  
SS  
1,15,29,43  
V
Supply Power Supply: +3.3V 0.3V  
Supply Ground  
DD  
44,58,72,86  
V
SS  
Austin Semiconductor, Inc. reserves the right to change products or specifications without notice.  
AS4SD2M32  
Rev. 1.0 1/08  
3
 复制成功!