欢迎访问ic37.com |
会员登录 免费注册
发布采购

MEGA128CAN 参数 Datasheet PDF下载

MEGA128CAN图片预览
型号: MEGA128CAN
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器,带有ISP功能的Flash和CAN控制器128K字节 [Microcontroller WITH 128K BYTES OF ISP FLASH AND CAN CONTROLLER]
分类和应用: 微控制器
文件页数/大小: 413 页 / 5507 K
品牌: ATMEL [ ATMEL ]
 浏览型号MEGA128CAN的Datasheet PDF文件第142页浏览型号MEGA128CAN的Datasheet PDF文件第143页浏览型号MEGA128CAN的Datasheet PDF文件第144页浏览型号MEGA128CAN的Datasheet PDF文件第145页浏览型号MEGA128CAN的Datasheet PDF文件第147页浏览型号MEGA128CAN的Datasheet PDF文件第148页浏览型号MEGA128CAN的Datasheet PDF文件第149页浏览型号MEGA128CAN的Datasheet PDF文件第150页  
Compare Output mode (COM2A1:0) bits. The Compare Output mode bits do not affect  
the counting sequence, while the Waveform Generation mode bits do. The COM2A1:0  
bits control whether the PWM output generated should be inverted or not (inverted or  
non-inverted PWM). For non-PWM modes the COM2A1:0 bits control whether the out-  
put should be set, cleared, or toggled at a compare match (See “Compare Match Output  
Unit” on page 145 ).  
For detailed timing information refer to “Timer/Counter Timing Diagrams” on page 150.  
Normal Mode  
The simplest mode of operation is the Normal mode (WGM21:0 = 0). In this mode the  
counting direction is always up (incrementing), and no counter clear is performed. The  
counter simply overruns when it passes its maximum 8-bit value (TOP = 0xFF) and then  
restarts from the bottom (0x00). In normal operation the Timer/Counter Overflow Flag  
(TOV2) will be set in the same timer clock cycle as the TCNT2 becomes zero. The  
TOV2 flag in this case behaves like a ninth bit, except that it is only set, not cleared.  
However, combined with the timer overflow interrupt that automatically clears the TOV2  
flag, the timer resolution can be increased by software. There are no special cases to  
consider in the Normal mode, a new counter value can be written anytime.  
The Output Compare unit can be used to generate interrupts at some given time. Using  
the Output Compare to generate waveforms in Normal mode is not recommended,  
since this will occupy too much of the CPU time.  
Clear Timer on Compare  
Match (CTC) Mode  
In Clear Timer on Compare or CTC mode (WGM21:0 = 2), the OCR2A Register is used  
to manipulate the counter resolution. In CTC mode the counter is cleared to zero when  
the counter value (TCNT2) matches the OCR2A. The OCR2A defines the top value for  
the counter, hence also its resolution. This mode allows greater control of the compare  
match output frequency. It also simplifies the operation of counting external events.  
The timing diagram for the CTC mode is shown in Figure 66. The counter value  
(TCNT2) increases until a compare match occurs between TCNT2 and OCR2A, and  
then counter (TCNT2) is cleared.  
Figure 66. CTC Mode, Timing Diagram  
OCnx Interrupt Flag Set  
TCNTn  
OCnx  
(Toggle)  
(COMnx1:0 = 1)  
1
2
3
4
Period  
An interrupt can be generated each time the counter value reaches the TOP value by  
using the OCF2A flag. If the interrupt is enabled, the interrupt handler routine can be  
used for updating the TOP value. However, changing the TOP to a value close to BOT-  
TOM when the counter is running with none or a low prescaler value must be done with  
care since the CTC mode does not have the double buffering feature. If the new value  
written to OCR2A is lower than the current value of TCNT2, the counter will miss the  
compare match. The counter will then have to count to its maximum value (0xFF) and  
wrap around starting at 0x00 before the compare match can occur.  
146  
AT90CAN128  
4250E–CAN–12/04  
 复制成功!