欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA64A-AU 参数 Datasheet PDF下载

ATMEGA64A-AU图片预览
型号: ATMEGA64A-AU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器,带有64K字节的系统内可编程闪存 [8-bit Microcontroller with 64K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 392 页 / 7964 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA64A-AU的Datasheet PDF文件第1页浏览型号ATMEGA64A-AU的Datasheet PDF文件第2页浏览型号ATMEGA64A-AU的Datasheet PDF文件第4页浏览型号ATMEGA64A-AU的Datasheet PDF文件第5页浏览型号ATMEGA64A-AU的Datasheet PDF文件第6页浏览型号ATMEGA64A-AU的Datasheet PDF文件第7页浏览型号ATMEGA64A-AU的Datasheet PDF文件第8页浏览型号ATMEGA64A-AU的Datasheet PDF文件第9页  
ATmega64A  
2. Overview  
The ATmega64A is a low-power CMOS 8-bit microcontroller based on the AVR enhanced RISC  
architecture. By executing powerful instructions in a single clock cycle, the ATmega64A achieves  
throughputs approaching 1 MIPS per MHz, allowing the system designer to optimize power con-  
sumption versus processing speed.  
2.1  
Block Diagram  
Figure 2-1. Block Diagram  
PF0 - PF7  
PA0 - PA7  
PC0 - PC7  
VCC  
GND  
PORTA DRIVERS  
PORTF DRIVERS  
PORTC DRIVERS  
AVCC  
DATA REGISTER  
PORTF  
DATA DIR.  
REG. PORTF  
DATA REGISTER  
PORTA  
DATA DIR.  
REG. PORTA  
DATA REGISTER  
PORTC  
DATA DIR.  
REG. PORTC  
8-BIT DATA BUS  
XTAL1  
XTAL2  
AREF  
CALIB. OSC  
INTERNAL  
OSCILLATOR  
ADC  
OSCILLATOR  
OSCILLATOR  
PROGRAM  
COUNTER  
STACK  
POINTER  
WATCHDOG  
TIMER  
JTAG TAP  
TIMING AND  
CONTROL  
PROGRAM  
FLASH  
MCU CONTROL  
REGISTER  
SRAM  
ON-CHIP DEBUG  
RESET  
BOUNDARY-  
SCAN  
INSTRUCTION  
REGISTER  
TIMER/  
COUNTERS  
GENERAL  
PURPOSE  
REGISTERS  
X
Y
Z
PROGRAMMING  
LOGIC  
INSTRUCTION  
DECODER  
INTERRUPT  
UNIT  
PEN  
CONTROL  
LINES  
ALU  
EEPROM  
STATUS  
REGISTER  
2-WIRE SERIAL  
INTERFACE  
SPI  
USART0  
USART1  
DATA REGISTER  
PORTE  
DATA DIR.  
REG. PORTE  
DATA REGISTER  
PORTB  
DATA DIR.  
REG. PORTB  
DATA REGISTER  
PORTD  
DATA DIR.  
REG. PORTD  
DATA REG. DATA DIR.  
PORTG  
REG. PORTG  
PORTB DRIVERS  
PORTD DRIVERS  
PORTG DRIVERS  
PORTE DRIVERS  
PE0 - PE7  
PB0 - PB7  
PD0 - PD7  
PG0 - PG4  
The AVR core combines a rich instruction set with 32 general purpose working registers. All the  
32 registers are directly connected to the Arithmetic Logic Unit (ALU), allowing two independent  
registers to be accessed in one single instruction executed in one clock cycle. The resulting  
architecture is more code efficient while achieving throughputs up to ten times faster than con-  
ventional CISC microcontrollers.  
The ATmega64A provides the following features: 64K bytes of In-System Programmable Flash  
with Read-While-Write capabilities, 2K bytes EEPROM, 4K bytes SRAM, 53 general purpose I/O  
3
8160C–AVR–07/09  
 复制成功!