欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA64A-AU 参数 Datasheet PDF下载

ATMEGA64A-AU图片预览
型号: ATMEGA64A-AU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器,带有64K字节的系统内可编程闪存 [8-bit Microcontroller with 64K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 392 页 / 7964 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA64A-AU的Datasheet PDF文件第218页浏览型号ATMEGA64A-AU的Datasheet PDF文件第219页浏览型号ATMEGA64A-AU的Datasheet PDF文件第220页浏览型号ATMEGA64A-AU的Datasheet PDF文件第221页浏览型号ATMEGA64A-AU的Datasheet PDF文件第223页浏览型号ATMEGA64A-AU的Datasheet PDF文件第224页浏览型号ATMEGA64A-AU的Datasheet PDF文件第225页浏览型号ATMEGA64A-AU的Datasheet PDF文件第226页  
ATmega64A  
Figure 21-17. Data Transfer in Slave Transmitter Mode  
VCC  
Device 1  
SLAVE  
TRANSMITTER  
Device 2  
MASTER  
RECEIVER  
Device 3  
R1  
R2  
Device n  
........  
SDA  
SCL  
To initiate the Slave Transmitter mode, TWAR and TWCR must be initialized as follows:  
TWAR  
TWA6  
TWA5  
TWA4  
TWA3  
TWA2  
TWA1  
TWA0  
TWGCE  
Value  
Device’s Own Slave Address  
The upper seven bits are the address to which the Two-wire Serial Interface will respond when  
addressed by a master. If the LSB is set, the TWI will respond to the general call address (0x00),  
otherwise it will ignore the general call address.  
TWCR  
TWINT  
TWEA  
TWSTA  
TWSTO  
TWWC  
TWEN  
TWIE  
Value  
0
1
0
0
0
1
0
X
TWEN must be written to one to enable the TWI. The TWEA bit must be written to one to enable  
the acknowledgment of the device’s own slave address or the general call address. TWSTA and  
TWSTO must be written to zero.  
When TWAR and TWCR have been initialized, the TWI waits until it is addressed by its own  
slave address (or the general call address if enabled) followed by the data direction bit. If the  
direction bit is “1” (read), the TWI will operate in ST mode, otherwise SR mode is entered. After  
its own slave address and the write bit have been received, the TWINT flag is set and a valid  
status code can be read from TWSR. The status code is used to determine the appropriate soft-  
ware action. The appropriate action to be taken for each status code is detailed in Table 21-5.  
The Slave Transmitter mode may also be entered if arbitration is lost while the TWI is in the  
Master mode (see state 0xB0).  
If the TWEA bit is written to zero during a transfer, the TWI will transmit the last byte of the trans-  
fer. State 0xC0 or state 0xC8 will be entered, depending on whether the master receiver  
transmits a NACK or ACK after the final byte. The TWI is switched to the not addressed Slave  
mode, and will ignore the master if it continues the transfer. Thus the master receiver receives  
all “1” as serial data. State 0xC8 is entered if the master demands additional data bytes (by  
transmitting ACK), even though the slave has transmitted the last byte (TWEA zero and expect-  
ing NACK from the master).  
While TWEA is zero, the TWI does not respond to its own slave address. However, the Two-wire  
Serial Bus is still monitored and address recognition may resume at any time by setting TWEA.  
This implies that the TWEA bit may be used to temporarily isolate the TWI from the Two-wire  
Serial Bus.  
222  
8160C–AVR–07/09  
 复制成功!