欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA64A-AU 参数 Datasheet PDF下载

ATMEGA64A-AU图片预览
型号: ATMEGA64A-AU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器,带有64K字节的系统内可编程闪存 [8-bit Microcontroller with 64K Bytes In-System Programmable Flash]
分类和应用: 闪存微控制器
文件页数/大小: 392 页 / 7964 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA64A-AU的Datasheet PDF文件第193页浏览型号ATMEGA64A-AU的Datasheet PDF文件第194页浏览型号ATMEGA64A-AU的Datasheet PDF文件第195页浏览型号ATMEGA64A-AU的Datasheet PDF文件第196页浏览型号ATMEGA64A-AU的Datasheet PDF文件第198页浏览型号ATMEGA64A-AU的Datasheet PDF文件第199页浏览型号ATMEGA64A-AU的Datasheet PDF文件第200页浏览型号ATMEGA64A-AU的Datasheet PDF文件第201页  
ATmega64A  
• Bit 4 – FEn: Frame Error  
This bit is set if the next character in the receive buffer had a Frame Error when received. For  
example, when the first stop bit of the next character in the receive buffer is zero. This bit is valid  
until the receive buffer (UDR) is read. The FE bit is zero when the stop bit of received data is  
one. Always set this bit to zero when writing to UCSRA.  
• Bit 3 – DORn: Data OverRun  
This bit is set if a Data OverRun condition is detected. A Data OverRun occurs when the receive  
buffer is full (two characters), it is a new character waiting in the Receive Shift Register, and a  
new start bit is detected. This bit is valid until the receive buffer (UDRn) is read. Always set this  
bit to zero when writing to UCSRnA.  
• Bit 2 – UPEn: USART Parity Error  
This bit is set if the next character in the receive buffer had a Parity Error when received and the  
Parity Checking was enabled at that point (UPM1 = 1). This bit is valid until the receive buffer  
(UDRn) is read. Always set this bit to zero when writing to UCSRnA.  
• Bit 1 – U2Xn: Double the USART Transmission Speed  
This bit only has effect for the asynchronous operation. Write this bit to zero when using syn-  
chronous operation.  
Writing this bit to one will reduce the divisor of the baud rate divider from 16 to 8 effectively dou-  
bling the transfer rate for asynchronous communication.  
• Bit 0 – MPCMn: Multi-processor Communication Mode  
This bit enables the Multi-processor Communication Mode. When the MPCMn bit is written to  
one, all the incoming frames received by the USART Receiver that do not contain address infor-  
mation will be ignored. The Transmitter is unaffected by the MPCMn setting. For more detailed  
information see “Multi-processor Communication Mode” on page 190.  
20.11.3 UCSRnB – USART Control and Status Register B  
Bit  
7
6
5
4
RXENn  
R/W  
0
3
TXENn  
R/W  
0
2
UCSZn2  
R/W  
1
0
TXB8n  
R/W  
0
RXCIEn  
TXCIEn  
UDRIEn  
RXB8n  
UCSRnB  
Read/Write  
Initial Value  
R/W  
0
R/W  
0
R/W  
0
R
0
0
• Bit 7 – RXCIEn: RX Complete Interrupt Enable  
Writing this bit to one enables interrupt on the RXCn flag. A USART Receive Complete interrupt  
will be generated only if the RXCIEn bit is written to one, the Global Interrupt Flag in SREG is  
written to one and the RXCn bit in UCSRnA is set.  
• Bit 6 – TXCIEn: TX Complete Interrupt Enable  
Writing this bit to one enables interrupt on the TXCn flag. A USART Transmit Complete interrupt  
will be generated only if the TXCIEn bit is written to one, the Global Interrupt Flag in SREG is  
written to one and the TXCn bit in UCSRnA is set.  
• Bit 5 – UDRIEn: USART Data Register Empty Interrupt Enable  
Writing this bit to one enables interrupt on the UDREn flag. A Data Register Empty interrupt will  
be generated only if the UDRIEn bit is written to one, the Global Interrupt Flag in SREG is written  
to one and the UDREn bit in UCSRnA is set.  
197  
8160C–AVR–07/09  
 复制成功!