欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA8A-AUR 参数 Datasheet PDF下载

ATMEGA8A-AUR图片预览
型号: ATMEGA8A-AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 16MHz, CMOS, PQFP32, 7 X 7 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ABA, TQFP-32]
分类和应用: 闪存
文件页数/大小: 308 页 / 4674 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA8A-AUR的Datasheet PDF文件第210页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第211页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第212页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第213页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第215页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第216页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第217页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第218页  
• Bit 2 – PGWRT: Page Write  
If this bit is written to one at the same time as SPMEN, the next SPM instruction within four clock  
cycles executes page write, with the data stored in the temporary buffer. The page address is  
taken from the high part of the Z-pointer. The data in R1 and R0 are ignored. The PGWRT bit  
will auto-clear upon completion of a page write, or if no SPM instruction is executed within four  
clock cycles. The CPU is halted during the entire page write operation if the NRWW section is  
addressed.  
• Bit 1 – PGERS: Page Erase  
If this bit is written to one at the same time as SPMEN, the next SPM instruction within four clock  
cycles executes page erase. The page address is taken from the high part of the Z-pointer. The  
data in R1 and R0 are ignored. The PGERS bit will auto-clear upon completion of a page erase,  
or if no SPM instruction is executed within four clock cycles. The CPU is halted during the entire  
page write operation if the NRWW section is addressed.  
• Bit 0 – SPMEN: Store Program Memory Enable  
This bit enables the SPM instruction for the next four clock cycles. If written to one together with  
either RWWSRE, BLBSET, PGWRT’ or PGERS, the following SPM instruction will have a spe-  
cial meaning, see description above. If only SPMEN is written, the following SPM instruction will  
store the value in R1:R0 in the temporary page buffer addressed by the Z-pointer. The LSB of  
the Z-pointer is ignored. The SPMEN bit will auto-clear upon completion of an SPM instruction,  
or if no SPM instruction is executed within four clock cycles. During page erase and page write,  
the SPMEN bit remains high until the operation is completed.  
Writing any other combination than “10001”, “01001”, “00101”, “00011” or “00001” in the lower  
five bits will have no effect.  
Addressing the  
Flash During Self-  
Programming  
The Z-pointer is used to address the SPM commands.  
Bit  
15  
Z15  
Z7  
7
14  
Z14  
Z6  
6
13  
Z13  
Z5  
5
12  
Z12  
Z4  
4
11  
Z11  
Z3  
3
10  
Z10  
Z2  
2
9
Z9  
Z1  
1
8
Z8  
Z0  
0
ZH (R31)  
ZL (R30)  
Since the Flash is organized in pages (see Table 89 on page 225), the Program Counter can be  
treated as having two different sections. One section, consisting of the least significant bits, is  
addressing the words within a page, while the most significant bits are addressing the pages.  
This is shown in Figure 103. Note that the page erase and page write operations are addressed  
independently. Therefore it is of major importance that the Boot Loader software addresses the  
same page in both the page erase and page write operation. Once a programming operation is  
initiated, the address is latched and the Z-pointer can be used for other operations.  
The only SPM operation that does not use the Z-pointer is Setting the Boot Loader Lock Bits.  
The content of the Z-pointer is ignored and will have no effect on the operation. The LPM  
instruction does also use the Z-pointer to store the address. Since this instruction addresses the  
Flash byte by byte, also the LSB (bit Z0) of the Z-pointer is used.  
214  
ATmega8(L)  
2486T–AVR–05/08  
 复制成功!