欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA8A-AUR 参数 Datasheet PDF下载

ATMEGA8A-AUR图片预览
型号: ATMEGA8A-AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 16MHz, CMOS, PQFP32, 7 X 7 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ABA, TQFP-32]
分类和应用: 闪存
文件页数/大小: 308 页 / 4674 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA8A-AUR的Datasheet PDF文件第190页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第191页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第192页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第193页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第195页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第196页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第197页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第198页  
Analog Comparator  
Control and Status  
Register – ACSR  
Bit  
7
6
ACBG  
R/W  
0
5
ACO  
R
4
ACI  
R/W  
0
3
ACIE  
R/W  
0
2
ACIC  
R/W  
0
1
ACIS1  
R/W  
0
0
ACIS0  
R/W  
0
ACD  
R/W  
0
ACSR  
Read/Write  
Initial Value  
N/A  
• Bit 7 – ACD: Analog Comparator Disable  
When this bit is written logic one, the power to the Analog Comparator is switched off. This bit  
can be set at any time to turn off the Analog Comparator. This will reduce power consumption in  
Active and Idle mode. When changing the ACD bit, the Analog Comparator Interrupt must be  
disabled by clearing the ACIE bit in ACSR. Otherwise an interrupt can occur when the bit is  
changed.  
• Bit 6 – ACBG: Analog Comparator Bandgap Select  
When this bit is set, a fixed bandgap reference voltage replaces the positive input to the Analog  
Comparator. When this bit is cleared, AIN0 is applied to the positive input of the Analog Compar-  
ator. See “Internal Voltage Reference” on page 42.  
• Bit 5 – ACO: Analog Comparator Output  
The output of the Analog Comparator is synchronized and then directly connected to ACO. The  
synchronization introduces a delay of 1 - 2 clock cycles.  
• Bit 4 – ACI: Analog Comparator Interrupt Flag  
This bit is set by hardware when a comparator output event triggers the interrupt mode defined  
by ACIS1 and ACIS0. The Analog Comparator Interrupt routine is executed if the ACIE bit is set  
and the I-bit in SREG is set. ACI is cleared by hardware when executing the corresponding inter-  
rupt Handling Vector. Alternatively, ACI is cleared by writing a logic one to the flag.  
• Bit 3 – ACIE: Analog Comparator Interrupt Enable  
When the ACIE bit is written logic one and the I-bit in the Status Register is set, the Analog Com-  
parator interrupt is activated. When written logic zero, the interrupt is disabled.  
• Bit 2 – ACIC: Analog Comparator Input Capture Enable  
When written logic one, this bit enables the Input Capture function in Timer/Counter1 to be trig-  
gered by the Analog Comparator. The comparator output is in this case directly connected to the  
Input Capture front-end logic, making the comparator utilize the noise canceler and edge select  
features of the Timer/Counter1 Input Capture interrupt. When written logic zero, no connection  
between the Analog Comparator and the Input Capture function exists. To make the comparator  
trigger the Timer/Counter1 Input Capture interrupt, the TICIE1 bit in the Timer Interrupt Mask  
Register (TIMSK) must be set.  
• Bits 1,0 – ACIS1, ACIS0: Analog Comparator Interrupt Mode Select  
These bits determine which comparator events that trigger the Analog Comparator interrupt. The  
different settings are shown in Table 71.  
Table 71. ACIS1/ACIS0 Settings  
ACIS1  
ACIS0  
Interrupt Mode  
0
0
1
1
0
1
0
1
Comparator Interrupt on Output Toggle  
Reserved  
Comparator Interrupt on Falling Output Edge  
Comparator Interrupt on Rising Output Edge  
194  
ATmega8(L)  
2486T–AVR–05/08  
 复制成功!