欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA8A-AUR 参数 Datasheet PDF下载

ATMEGA8A-AUR图片预览
型号: ATMEGA8A-AUR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 16MHz, CMOS, PQFP32, 7 X 7 MM, 1 MM HEIGHT, 0.80 MM PITCH, GREEN, PLASTIC, MS-026ABA, TQFP-32]
分类和应用: 闪存
文件页数/大小: 308 页 / 4674 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA8A-AUR的Datasheet PDF文件第101页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第102页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第103页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第104页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第106页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第107页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第108页浏览型号ATMEGA8A-AUR的Datasheet PDF文件第109页  
ATmega8(L)  
All interrupts are individually masked with the Timer Interrupt Mask Register (TIMSK). TIFR and  
TIMSK are not shown in the figure since these registers are shared by other timer units.  
The Timer/Counter can be clocked internally, via the prescaler, or asynchronously clocked from  
the TOSC1/2 pins, as detailed later in this section. The asynchronous operation is controlled by  
the Asynchronous Status Register (ASSR). The Clock Select logic block controls which clock  
source the Timer/Counter uses to increment (or decrement) its value. The Timer/Counter is inac-  
tive when no clock source is selected. The output from the clock select logic is referred to as the  
timer clock (clkT2).  
The double buffered Output Compare Register (OCR2) is compared with the Timer/Counter  
value at all times. The result of the compare can be used by the waveform generator to generate  
a PWM or variable frequency output on the Output Compare Pin (OC2). For details, see “Output  
Compare Unit” on page 107. The Compare Match event will also set the Compare Flag (OCF2)  
which can be used to generate an Output Compare interrupt request.  
Definitions  
Many register and bit references in this document are written in general form. A lower case “n”  
replaces the Timer/Counter number, in this case 2. However, when using the register or bit  
defines in a program, the precise form must be used (i.e., TCNT2 for accessing Timer/Counter2  
counter value and so on).  
The definitions in Table 41 are also used extensively throughout the document.  
Table 41. Definitions  
BOTTOM The counter reaches the BOTTOM when it becomes zero (0x00).  
MAX  
TOP  
The counter reaches its MAXimum when it becomes 0xFF (decimal 255).  
The counter reaches the TOP when it becomes equal to the highest  
value in the count sequence. The TOP value can be assigned to be the  
fixed value 0xFF (MAX) or the value stored in the OCR2 Register. The  
assignment is dependent on the mode of operation.  
Timer/Counter  
Clock Sources  
The Timer/Counter can be clocked by an internal synchronous or an external asynchronous  
clock source. The clock source clkT2 is by default equal to the MCU clock, clkI/O. When the AS2  
bit in the ASSR Register is written to logic one, the clock source is taken from the Timer/Counter  
Oscillator connected to TOSC1 and TOSC2. For details on asynchronous operation, see “Asyn-  
chronous Status Register – ASSR” on page 119. For details on clock sources and prescaler, see  
“Timer/Counter Prescaler” on page 123.  
105  
2486T–AVR–05/08  
 复制成功!