欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48V-10MMHR 参数 Datasheet PDF下载

ATMEGA48V-10MMHR图片预览
型号: ATMEGA48V-10MMHR
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, AVR RISC CPU, 10MHz, CMOS, PQCC28, 4 X 4 MM, 1 MM HEIGHT, 0.45 MM PITCH, GREEN, PLASTIC, VQFN-28]
分类和应用: 闪存微控制器
文件页数/大小: 376 页 / 4764 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第96页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第97页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第98页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第99页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第101页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第102页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第103页浏览型号ATMEGA48V-10MMHR的Datasheet PDF文件第104页  
symmetry around BOTTOM the OCnx value at MAX must correspond to the result of an up-  
counting Compare Match.  
• The timer starts counting from a value higher than the one in OCRnx, and for that reason  
misses the Compare Match and hence the OCnx change that would have happened on the  
way up.  
14.8 Timer/Counter Timing Diagrams  
The Timer/Counter is a synchronous design and the timer clock (clkT0) is therefore shown as a  
clock enable signal in the following figures. The figures include information on when interrupt  
flags are set. Figure 14-8 contains timing data for basic Timer/Counter operation. The figure  
shows the count sequence close to the MAX value in all modes other than phase correct PWM  
mode.  
Figure 14-8. Timer/Counter Timing Diagram, no Prescaling  
clkI/O  
clkTn  
(clkI/O/1)  
TCNTn  
TOVn  
MAX - 1  
MAX  
BOTTOM  
BOTTOM + 1  
Figure 14-9 shows the same timing data, but with the prescaler enabled.  
Figure 14-9. Timer/Counter Timing Diagram, with Prescaler (fclk_I/O/8)  
clkI/O  
clkTn  
(clkI/O/8)  
TCNTn  
TOVn  
MAX - 1  
MAX  
BOTTOM  
BOTTOM + 1  
Figure 14-10 shows the setting of OCF0B in all modes and OCF0A in all modes except CTC  
mode and PWM mode, where OCR0A is TOP.  
100  
ATmega48/88/168  
2545M–AVR–09/07  
 复制成功!