欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA8-16AI 参数 Datasheet PDF下载

ATMEGA8-16AI图片预览
型号: ATMEGA8-16AI
PDF下载: 下载PDF文件 查看货源
内容描述: 位的AVR微控制器8K字节在 - 系统内可编程Flash [-bit AVR Microcontroller with 8K Bytes In- System Programmable Flash]
分类和应用: 微控制器
文件页数/大小: 303 页 / 5122 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA8-16AI的Datasheet PDF文件第114页浏览型号ATMEGA8-16AI的Datasheet PDF文件第115页浏览型号ATMEGA8-16AI的Datasheet PDF文件第116页浏览型号ATMEGA8-16AI的Datasheet PDF文件第117页浏览型号ATMEGA8-16AI的Datasheet PDF文件第119页浏览型号ATMEGA8-16AI的Datasheet PDF文件第120页浏览型号ATMEGA8-16AI的Datasheet PDF文件第121页浏览型号ATMEGA8-16AI的Datasheet PDF文件第122页  
• Bit 2 – TCN2UB: Timer/Counter2 Update Busy  
When Timer/Counter2 operates asynchronously and TCNT2 is written, this bit becomes  
set. When TCNT2 has been updated from the temporary storage register, this bit is  
cleared by hardware. A logical zero in this bit indicates that TCNT2 is ready to be  
updated with a new value.  
• Bit 1 – OCR2UB: Output Compare Register2 Update Busy  
When Timer/Counter2 operates asynchronously and OCR2 is written, this bit becomes  
set. When OCR2 has been updated from the temporary storage register, this bit is  
cleared by hardware. A logical zero in this bit indicates that OCR2 is ready to be  
updated with a new value.  
• Bit 0 – TCR2UB: Timer/Counter Control Register2 Update Busy  
When Timer/Counter2 operates asynchronously and TCCR2 is written, this bit becomes  
set. When TCCR2 has been updated from the temporary storage register, this bit is  
cleared by hardware. A logical zero in this bit indicates that TCCR2 is ready to be  
updated with a new value.  
If a write is performed to any of the three Timer/Counter2 Registers while its update  
busy flag is set, the updated value might get corrupted and cause an unintentional inter-  
rupt to occur.  
The mechanisms for reading TCNT2, OCR2, and TCCR2 are different. When reading  
TCNT2, the actual timer value is read. When reading OCR2 or TCCR2, the value in the  
temporary storage register is read.  
Asynchronous Operation of  
Timer/Counter2  
When Timer/Counter2 operates asynchronously, some considerations must be taken.  
Warning: When switching between asynchronous and synchronous clocking of  
Timer/Counter2, the Timer Registers TCNT2, OCR2, and TCCR2 might be  
corrupted. A safe procedure for switching clock source is:  
1. Disable the Timer/Counter2 interrupts by clearing OCIE2 and TOIE2.  
2. Select clock source by setting AS2 as appropriate.  
3. Write new values to TCNT2, OCR2, and TCCR2.  
4. To switch to asynchronous operation: Wait for TCN2UB, OCR2UB, and  
TCR2UB.  
5. Clear the Timer/Counter2 Interrupt Flags.  
6. Enable interrupts, if needed.  
The Oscillator is optimized for use with a 32.768 kHz watch crystal. Applying an  
external clock to the TOSC1 pin may result in incorrect Timer/Counter2 operation.  
The CPU main clock frequency must be more than four times the Oscillator  
frequency.  
When writing to one of the registers TCNT2, OCR2, or TCCR2, the value is  
transferred to a temporary register, and latched after two positive edges on TOSC1.  
The user should not write a new value before the contents of the temporary register  
have been transferred to its destination. Each of the three mentioned registers have  
their individual temporary register, which means that e.g. writing to TCNT2 does not  
disturb an OCR2 write in progress. To detect that a transfer to the destination  
register has taken place, the Asynchronous Status Register – ASSR has been  
implemented.  
When entering Power-save mode after having written to TCNT2, OCR2, or TCCR2,  
the user must wait until the written register has been updated if Timer/Counter2 is  
used to wake up the device. Otherwise, the MCU will enter sleep mode before the  
118  
ATmega8(L)  
2486M–AVR–12/03  
 复制成功!