欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA8-16AI 参数 Datasheet PDF下载

ATMEGA8-16AI图片预览
型号: ATMEGA8-16AI
PDF下载: 下载PDF文件 查看货源
内容描述: 位的AVR微控制器8K字节在 - 系统内可编程Flash [-bit AVR Microcontroller with 8K Bytes In- System Programmable Flash]
分类和应用: 微控制器
文件页数/大小: 303 页 / 5122 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA8-16AI的Datasheet PDF文件第107页浏览型号ATMEGA8-16AI的Datasheet PDF文件第108页浏览型号ATMEGA8-16AI的Datasheet PDF文件第109页浏览型号ATMEGA8-16AI的Datasheet PDF文件第110页浏览型号ATMEGA8-16AI的Datasheet PDF文件第112页浏览型号ATMEGA8-16AI的Datasheet PDF文件第113页浏览型号ATMEGA8-16AI的Datasheet PDF文件第114页浏览型号ATMEGA8-16AI的Datasheet PDF文件第115页  
ATmega8(L)  
The PWM frequency for the output can be calculated by the following equation:  
f
clk_I/O  
f
= -----------------  
OCnPWM  
N 256  
The N variable represents the prescale factor (1, 8, 32, 64, 128, 256, or 1024).  
The extreme values for the OCR2 Register represent special cases when generating a  
PWM waveform output in the fast PWM mode. If the OCR2 is set equal to BOTTOM, the  
output will be a narrow spike for each MAX+1 timer clock cycle. Setting the OCR2 equal  
to MAX will result in a constantly high or low output (depending on the polarity of the out-  
put set by the COM21:0 bits.)  
A frequency (with 50% duty cycle) waveform output in fast PWM mode can be achieved  
by setting OC2 to toggle its logical level on each Compare Match (COM21:0 = 1). The  
waveform generated will have a maximum frequency of foc2 = fclk_I/O/2 when OCR2 is set  
to zero. This feature is similar to the OC2 toggle in CTC mode, except the double buffer  
feature of the Output Compare unit is enabled in the fast PWM mode.  
Phase Correct PWM Mode  
The phase correct PWM mode (WGM21:0 = 1) provides a high resolution phase correct  
PWM waveform generation option. The phase correct PWM mode is based on a dual-  
slope operation. The counter counts repeatedly from BOTTOM to MAX and then from  
MAX to BOTTOM. In non-inverting Compare Output mode, the Output Compare (OC2)  
is cleared on the Compare Match between TCNT2 and OCR2 while upcounting, and set  
on the Compare Match while downcounting. In inverting Output Compare mode, the  
operation is inverted. The dual-slope operation has lower maximum operation frequency  
than single slope operation. However, due to the symmetric feature of the dual-slope  
PWM modes, these modes are preferred for motor control applications.  
The PWM resolution for the phase correct PWM mode is fixed to eight bits. In phase  
correct PWM mode the counter is incremented until the counter value matches MAX.  
When the counter reaches MAX, it changes the count direction. The TCNT2 value will  
be equal to MAX for one timer clock cycle. The timing diagram for the phase correct  
PWM mode is shown on Figure 51. The TCNT2 value is in the timing diagram shown as  
a histogram for illustrating the dual-slope operation. The diagram includes non-inverted  
and inverted PWM outputs. The small horizontal line marks on the TCNT2 slopes repre-  
sent compare matches between OCR2 and TCNT2.  
111  
2486M–AVR–12/03  
 复制成功!