欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA8L-8MUR 参数 Datasheet PDF下载

ATMEGA8L-8MUR图片预览
型号: ATMEGA8L-8MUR
PDF下载: 下载PDF文件 查看货源
内容描述: 8位爱特梅尔带有8K字节的系统内可编程闪存 [8-bit Atmel with 8KBytes In-System PRogrammable Flash]
分类和应用: 闪存微控制器和处理器外围集成电路异步传输模式PCATM时钟
文件页数/大小: 331 页 / 6705 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第196页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第197页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第198页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第199页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第201页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第202页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第203页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第204页  
ATmega8(L)  
Table 75. Input Channel Selections (Continued)  
MUX3..0  
0110  
0111  
1000  
1001  
1010  
1011  
1100  
1101  
1110  
1111  
Single Ended Input  
ADC6  
ADC7  
1.30V (VBG  
)
0V (GND)  
ADC Control and  
Status Register A –  
ADCSRA  
Bit  
7
ADEN  
R/W  
0
6
ADSC  
R/W  
0
5
4
3
ADIE  
R/W  
0
2
ADPS2  
R/W  
0
1
ADPS1  
R/W  
0
0
ADFR  
R/W  
0
ADIF  
R/W  
0
ADPS0  
R/W  
0
ADCSRA  
Read/Write  
Initial Value  
• Bit 7 – ADEN: ADC Enable  
Writing this bit to one enables the ADC. By writing it to zero, the ADC is turned off. Turning the  
ADC off while a conversion is in progress, will terminate this conversion.  
• Bit 6 – ADSC: ADC Start Conversion  
In Single Conversion mode, write this bit to one to start each conversion. In Free Running mode,  
write this bit to one to start the first conversion. The first conversion after ADSC has been written  
after the ADC has been enabled, or if ADSC is written at the same time as the ADC is enabled,  
will take 25 ADC clock cycles instead of the normal 13. This first conversion performs initializa-  
tion of the ADC.  
ADSC will read as one as long as a conversion is in progress. When the conversion is complete,  
it returns to zero. Writing zero to this bit has no effect.  
• Bit 5 – ADFR: ADC Free Running Select  
When this bit is set (one) the ADC operates in Free Running mode. In this mode, the ADC sam-  
ples and updates the Data Registers continuously. Clearing this bit (zero) will terminate Free  
Running mode.  
• Bit 4 – ADIF: ADC Interrupt Flag  
This bit is set when an ADC conversion completes and the Data Registers are updated. The  
ADC Conversion Complete Interrupt is executed if the ADIE bit and the I-bit in SREG are set.  
ADIF is cleared by hardware when executing the corresponding interrupt Handling Vector. Alter-  
natively, ADIF is cleared by writing a logical one to the flag. Beware that if doing a Read-Modify-  
Write on ADCSRA, a pending interrupt can be disabled. This also applies if the SBI and CBI  
instructions are used.  
• Bit 3 – ADIE: ADC Interrupt Enable  
When this bit is written to one and the I-bit in SREG is set, the ADC Conversion Complete Inter-  
rupt is activated.  
200  
2486AA–AVR–02/2013  
 复制成功!