欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA8L-8MUR 参数 Datasheet PDF下载

ATMEGA8L-8MUR图片预览
型号: ATMEGA8L-8MUR
PDF下载: 下载PDF文件 查看货源
内容描述: 8位爱特梅尔带有8K字节的系统内可编程闪存 [8-bit Atmel with 8KBytes In-System PRogrammable Flash]
分类和应用: 闪存微控制器和处理器外围集成电路异步传输模式PCATM时钟
文件页数/大小: 331 页 / 6705 K
品牌: ATMEL [ ATMEL ]
 浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第138页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第139页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第140页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第141页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第143页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第144页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第145页浏览型号ATMEGA8L-8MUR的Datasheet PDF文件第146页  
ATmega8(L)  
Disabling the Receiver In contrast to the Transmitter, disabling of the Receiver will be immediate. Data from ongoing  
receptions will therefore be lost. When disabled (that is, the RXEN is set to zero) the Receiver  
will no longer override the normal function of the RxD port pin. The Receiver buffer FIFO will be  
flushed when the Receiver is disabled. Remaining data in the buffer will be lost  
Flushing the Receive  
Buffer  
The Receiver buffer FIFO will be flushed when the Receiver is disabled (that is, the buffer will be  
emptied of its contents). Unread data will be lost. If the buffer has to be flushed during normal  
operation, due to for instance an error condition, read the UDR I/O location until the RXC Flag is  
cleared. The following code example shows how to flush the receive buffer.  
Assembly Code Example(1)  
USART_Flush:  
sbis UCSRA, RXC  
ret  
in  
rjmp USART_Flush  
C Code Example(1)  
r16, UDR  
void USART_Flush( void )  
{
unsigned char dummy;  
while ( UCSRA & (1<<RXC) ) dummy = UDR;  
}
Note:  
1. See “About Code Examples” on page 8  
Asynchronous  
Data Reception  
The USART includes a clock recovery and a data recovery unit for handling asynchronous data  
reception. The clock recovery logic is used for synchronizing the internally generated baud rate  
clock to the incoming asynchronous serial frames at the RxD pin. The data recovery logic sam-  
ples and low pass filters each incoming bit, thereby improving the noise immunity of the  
Receiver. The asynchronous reception operational range depends on the accuracy of the inter-  
nal baud rate clock, the rate of the incoming frames, and the frame size in number of bits.  
Asynchronous Clock  
Recovery  
The clock recovery logic synchronizes internal clock to the incoming serial frames. Figure 65  
illustrates the sampling process of the start bit of an incoming frame. The sample rate is 16 times  
the baud rate for Normal mode, and eight times the baud rate for Double Speed mode. The hor-  
izontal arrows illustrate the synchronization variation due to the sampling process. Note the  
larger time variation when using the Double Speed mode (U2X = 1) of operation. Samples  
denoted zero are samples done when the RxD line is idle (that is, no communication activity).  
Figure 65. Start Bit Sampling  
RxD  
IDLE  
START  
BIT 0  
Sample  
(U2X = 0)  
0
0
1
1
2
3
2
4
5
3
6
7
4
8
9
5
10  
11  
6
12  
13  
7
14  
15  
8
16  
1
1
2
3
Sample  
(U2X = 1)  
0
2
When the clock recovery logic detects a high (idle) to low (start) transition on the RxD line, the  
start bit detection sequence is initiated. Let sample 1 denote the first zero-sample as shown in  
142  
2486AA–AVR–02/2013  
 复制成功!